## WAN Multi-Mode Serial Transceiver - +5V Only - Seven (7) Drivers and Seven (7) Receivers - Driver and Receiver Tri-State Control - Reduced V.35 Termination Network - Pin Compatible with the SP503 - Software Selectable Interface Modes: - -RS-232E (V.28) - -RS-422A (V.11, X.21) - -RS-449 (V.11 & V.10) - -RS-485 - -V.35 - -EIA-530 (V.11 & V.10) - -EIA-530A (V.11 & V.10) - -V.36 #### **DESCRIPTION** The **SP504** is a single chip device that supports eight (8) physical serial interface standards for Wide Area Network connectivity. The **SP504** is fabricated using a low power BiCMOS process technology, and incorporates an **Exar** patented (5,306,954) charge pump allowing +5V only operation. Seven (7) drivers and seven (7) receivers can be configured via software for any of the above interface modes at any time. The **SP504** is suitable for DTE-DCE applications. The **SP504** requires only one external resistor per V.35 driver for compliant V.35 Operation. #### ABSOLUTE MAXIMUM RATINGS These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. | V <sub>cc</sub> | +7V | |---------------------|---------------------------------| | Input Voltages: | | | Logic | 0.3V to (V <sub>cc</sub> +0.5V) | | Drivers | 0.3V to (V <sub>CC</sub> +0.5V) | | | ±15V | | Output Voltages: | | | Logic | 0.3V to (V <sub>cc</sub> +0.5V) | | Drivers | ±14V | | Receivers | 0.3V to (V <sub>cc</sub> +0.5V) | | Storage Temperature | 65°C to +150°C | | Power Dissipation | | | Package Derating: | | | Ø , | 46 °C/W | | | 16 °C/W | #### STORAGE CONSIDERATIONS Due to the relatively large package size of the 80-pin quad flat-pack, storage in a low humidity environment is preferred. Large high density plastic packages are moisture sensitive and should be stored in Dry Vapor Barrier Bags. Prior to usage, the parts should remain bagged and stored below 40°C and 60%RH. If the parts are removed from the bag, they should be used within 48 hours or stored in an environment at or below 20%RH. If the above conditions cannot be followed, the parts should be baked for four hours at 125°C in order remove moisture prior to soldering. Exar ships the 80-pin QFP in Dry Vapor Barrier Bags with a humidity indicator card and desiccant pack. The humidity indicator should be below 30%RH. #### **SPECIFICATIONS** | Output Voltages: LogicC DriversC | | | with a humidity indicator card and desiccant pack. The humidity indicator should be below 30%RH. | | | | | | |-------------------------------------------------------------------------------------|------------|----------------------|--------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------|--|--|--| | Receivers( | 0.3V to (V | <sub>cc</sub> +0.5V) | 19 0 | | | | | | | Storage Temperature | 65°C to | +150°C | | | 16, 10 | | | | | Power Dissipation | 2 | 000mW | | | V. KILL | | | | | Package Derating: | | 10 00 11 11 | | , <b>^</b> | | | | | | ø <sub>JA</sub><br>ø <sub>JC</sub> | ۷ | 16 °C/W | | 6. | ~ <u> </u> | | | | | SPECIFICATIONS T <sub>A</sub> = +25°C and V <sub>CC</sub> = +5.0V unless otherwise | noted. | | | ione | inu <sup>1</sup> | | | | | PARAMETER | MIN. | TYP. | MAX | UNITS | CONDITIONS | | | | | Logic Inputs | | | 0, | 10.7 | | | | | | V <sub>IL</sub> | | | 0.8 | Volts | | | | | | V <sub>IH</sub> | 2.0 | .0 | | Volts | | | | | | LOGIC OUTPUTS | | Y)) | 40. Y | | | | | | | V <sub>OL</sub> | | ,0 | 0.47 | Volts | I <sub>OUT</sub> = +3.2mA | | | | | V <sub>OH</sub> | 2.4 | 10 | 0 | Volts | I <sub>OUT</sub> = -1.0mA | | | | | RS-485 DRIVER | | , 70 | O | | | | | | | TTL Input Levels | | 7 C | ) ' | | | | | | | V <sub>IL</sub> | 3 | 100 | 0.8 | Volts | | | | | | V <sub>IH</sub> | 2.0 | , · | | Volts | | | | | | Outputs | 0 ( | | | | | | | | | HIGH Level Output | <i>'</i> 3 | | +6.0 | Volts | | | | | | LOW Level Output | 0.3 | | | Volts | | | | | | Differential Output | +/-1.5 | | +/-5.0 | Volts | $R_L = 54\Omega$ , $C_L = 50pF$ | | | | | Balance | | +/-0.2 | | Volts | $ V_{\tau} - \overline{V_{\tau}} $ | | | | | Offset | | +2.5 | | Volts | | | | | | Open Circuit Voltage | | | +/-6.0 | Volts | | | | | | Output Current | 28.0 | | | mA | R <sub>L</sub> = 54Ω | | | | | Short-Circuit Current | | +/-250 | | mA | Terminated in -7V to +10V | | | | | Transition Time | | 20 | 40 | ns | Rise/Fall time, 10% to 90% | | | | | Max. Transmission Rate | 10 | | | Mbps | $R_L$ = 54Ω; Figure 3a | | | | | Propagation Delay t <sub>PHL</sub> | 50 | 80 | 100 | ns | $T_A$ @ 25°C and $V_{CC}$ = +5V only Figures 3a and 5; $R_L$ = 54 $\Omega$ , $C_L$ =50pF | | | | | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | | |------------------------------------|----------------------------|------|-------------|------------|-------------------------------------------------------------------------------------------|--| | RS-485 DRIVER (continued) | ' | | | | | | | Propagation Delay t <sub>PLH</sub> | 50 | 80 | 100 | ns | $T_A$ @ 25°C and $V_{CC}$ = +5V only Figures 3a and 5; $R_L$ = 54 $\Omega$ , $C_L$ =50pF | | | Differential Driver Skew | | 20 | 40 | ns | t <sub>PHL</sub> - t <sub>PLH</sub> ; T <sub>A</sub> @ 25°C | | | RS-485 RECEIVER | , | | | | | | | TTL Output Levels | ' | | | | | | | V <sub>OL</sub> | | | 0.4 | Volts | | | | V <sub>OH</sub> | 2.4 | | | Volts | | | | Input | | | | | .6 8 | | | HIGH Threshold | +0.2 | | +12 | Volts | (a)-(b) | | | LOW Threshold | -7.0 | | -0.2 | Volts | (a)-(b) | | | Common Mode Range | -7.0 | | +12 | Volts | .00 | | | HIGH Input Current | | | | 0 | Refer to Receiver input graph | | | LOW Input Current | | | | 6 6 | Refer to Receiver input graph | | | Receiver Sensitivity | | | +/-0.2 | Volts | Over -7V to +12V common mode Range | | | Input Impedance | 12 | | 20.0 | kΩ | | | | Max. Transmission Rate | 10 | | 0 | Mbps | Figure 3a | | | Propagation Delay t <sub>PHL</sub> | 80 | 110 | 180 | ns | T <sub>A</sub> @ 25°C and V <sub>cc</sub> = +5V only.<br>Figures 3a and 7; A is inverting | | | Propagation Delay t <sub>PLH</sub> | 80 | 110 | O 180 | ns | Figures 3a and 7; A is inverting and B is non-inverting. | | | Differential Receiver Skew | | 30 | .0 | ns | t <sub>PHL</sub> - t <sub>PLH</sub> ; T <sub>A</sub> @ +25°C | | | V.35 DRIVER | 0, | 10, | <b>Ø</b> | | | | | TTL Input Levels | | 0 11 | <b>&gt;</b> | | | | | V <sub>IL</sub> | .0, | , 0 | 0.8 | Volts | | | | V <sub>IH</sub> | 2.0 | 0 | | Volts | | | | | measured w<br>shown in Fig | | ermination | resistor c | onnected to the non-inverting | | | Differential Output | +/-0.44 | | +/-0.66 | Volts | $R_L = 100\Omega$ | | | Source Impedance 🗸 | <b>2</b> 50 | 100 | 150 | Ω | | | | Short-Circuit Impedance | 135 | 150 | 165 | Ω | $V_{OUT} = -2V \text{ to } +2V; A = B$ | | | Voltage Output Offset | -0.6 | | +0.6 | Volts | | | | Transition Time | | 35 | 60 | ns | 48kbps data rate; T <sub>A</sub> @ 25°C | | | Max. Transmission Rate | 10 | | | Mbps | $R_L = 100\Omega$ | | | Propagation Delay t <sub>PHL</sub> | 50 | 80 | 100 | ns | $T_A @ 25^{\circ}C \text{ and } V_{CC} = +5V \text{ only}$ | | | Propagation Delay t <sub>PLH</sub> | 50 | 80 | 100 | ns | Figures 3b and 5 | | | DIfferential Driver Skew | | 30 | 40 | ns | t <sub>PHL</sub> - t <sub>PLH</sub> ; T <sub>A</sub> @ +25°C | | | V.35 RECEIVER | | | | | | | | TTL Output Levels | | | | | | | | V <sub>OL</sub> | | | 0.4 | Volts | | | | $V_{OH}$ | 2.4 | | | Volts | | | | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |--------------------------------------|-------------------|-------|--------|-------|----------------------------------------------------------------------------------| | V.35 RECEIVER (continued) | | | | | | | Input | | | | | | | Differential Threshold | | +/-80 | | mV | | | Input Impedance | 90 | 100 | 110 | Ω | | | Short-Circuit Impedance | 135 | 150 | 165 | Ω | V <sub>IN</sub> = +2V to -2V | | Max. Transmission Rate | 10 | | | Mbps | | | Propagation Delay t <sub>PHL</sub> | 100 | 130 | 200 | ns | $T_A @ 25^{\circ}C$ and $V_{CC} = +5V$ only Figures 3b and 7; A is inverting and | | Propagation Delay t <sub>PLH</sub> | 100 | 130 | 200 | ns | Figures 3b and 7; A is inverting and B is non-inverting. | | DIfferential Receiver Skew | | 30 | | ns | t <sub>ры</sub> | | RS-422 DRIVER (V.11) | | | | | V | | TTL Input Levels | | | | * | N. ACV | | V <sub>IL</sub> | | | 0.8 | Volts | 160 | | V <sub>IH</sub> | 2.0 | | | Volts | | | Outputs | | , | X | N 1/2 | | | Open circuit Voltage, V <sub>o</sub> | | | +/-6.0 | Volts | $R_L = 3.9k\Omega$ | | Differential Output, V <sub>T</sub> | +/-2.0 | | +/-5.0 | Volts | R <sub>L</sub> = 100Ω | | | 0.5V <sub>o</sub> | | 0.67V | Volts | T <sub>A</sub> @ 25°C | | Balance | | , and | +/-0.4 | Volts | $ V_T - \overline{V_T} $ | | Offset | | 11) | 43.0 | Volts | | | Short Circuit Current | | 0 3 | 4/-150 | mA | V <sub>OUT</sub> = 0V | | Power Off Current | Ç | 1. 10 | +/-100 | μΑ | V <sub>CC</sub> = 0V, V <sub>OUT</sub> = +/-0.25V | | Transition Time | 3 | 20 | 40 | ns | Rise/Fall time, 10% - 90% | | Max. Transmission Rate | 10 | 1, 0 | | Mbps | $R_L$ = 100Ω; Figure 3a | | Propagation Delay t <sub>PHL</sub> | 50 | .80 | 100 | ns | $T_A$ @ 25°C and $V_{CC}$ = +5V only Figures 3a and 5; $R_{DIFF}$ = 100 $\Omega$ | | Propagation Delay t <sub>PLH</sub> | 50 | 80 | 100 | ns | Figures 3a and 5; $R_{DIFF} = 100\Omega$ | | Differential Skew | ر<br>ان | 20 | 40 | ns | t <sub>PHL</sub> - t <sub>PLH</sub> ; T <sub>A</sub> @ 25°C | | RS-422 RECEIVER (V.11) | 1 | | | | | | TTL Output Levels | <b>7</b> 0, | | | | | | V <sub>OL</sub> | | | 0.4 | Volts | | | V <sub>OH</sub> | 2.4 | | | Volts | | | Input | | | | | | | HIGH Threshold | +0.2 | | +6.0 | Volts | (a)-(b) | | LOW Threshold | -6.0 | | -0.2 | Volts | (a)-(b) | | Common Mode Range | -7.0 | | +7 | Volts | | | HIGH Input Current | | | | | Refer to Receiver input graph | | LOW Input Current | | | | | Refer to Receiver input graph | | Receiver Sensitivity | | | +/-0.3 | Volts | V <sub>CM</sub> = +7V to -7V | | Input Impedance | 4 | | | kΩ | V <sub>IN</sub> = +10V to -10V | | Max. Transmission Rate | 10 | | | Mbps | | | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |--------------------------------------|--------|-------|--------|-------|--------------------------------------------------------------------------------------| | RS-422 RECEIVER (V.11) (cont | inued) | | | | | | Propagation Delay t <sub>PHL</sub> | 80 | 110 | 180 | ns | $T_A @ 25^{\circ}C$ and $V_{cc} = +5V$ only.<br>Figures 3b and 7; A is inverting and | | Propagation Delay t <sub>PLH</sub> | 80 | 110 | 180 | ns | Figures 3b and 7; A is inverting and B is non-inverting. | | DIfferential Receiver Skew | | 30 | | ns | t <sub>PHL</sub> - t <sub>PLH</sub> ; T <sub>A</sub> @ 25°C | | RS-232 DRIVER (V.28) | | | | | | | TTL Input Levels | | | | | | | $V_{IL}$ | | | 0.8 | Volts | | | $V_{IH}$ | 2.0 | | | Volts | .6 à | | Outputs | | | | | Mis el | | HIGH Level Output | +5.0 | | +15.0 | Volts | $R_L = 3k\Omega, V_{IN} = 0.8V$ | | LOW Level Output | -15.0 | | -5.0 | Volts | $R_{L} = 3k\Omega, V_{IN} = 2.0V$ | | Open Circuit Voltage | -15 | | +15 | Volts | 80 | | Short Circuit Current | | | +/-100 | mA | V <sub>OUT</sub> = 0V | | Power Off Impedance | 300 | | N. | QΩ | V <sub>CC</sub> = 0V, V <sub>OUT</sub> = +/-2.0V | | Slew Rate | | | 30 | VVμs | $R_L = 3k\Omega$ , $C_L = 50pF$ ; $V_{CC} = +5.0V$ , $T_A @ 25^{\circ}C$ | | Transistion Time | | | 1.56 | ØS | $R_L = 3K\Omega$ , $C_L = 2500pF$ ; between +/-3V, $T_A @ +25^{\circ}C$ | | Max. Transmission Rate | 120 | 230.4 | 3 1 | kbps | $R_{L} = 3k\Omega, C_{L} = 2500pF$ | | Propagation Delay t <sub>PHL</sub> | 0.5 | 73 | 4 | μs | $T_A$ @ 25°C and $V_{CC}$ = +5V only.<br>Measured from 1.5V of $V_{IN}$ to 50% | | Propagation Delay t <sub>PLH</sub> | 0.5 | 0 100 | 4 | μs | Measured from 1.5V of $V_{IN}$ to 50% of $V_{OUT}$ ; $R_L = 3kΩ$ | | RS-232 RECEIVER (V.28) | - 48 | | 30 | | | | TTL Output Levels | 70, | 00 | | | | | V <sub>OL</sub> | 1,0 | .0 | 0.4 | Volts | | | V <sub>OH</sub> | 2.4 | V | | Volts | | | Input | 8° (C | ) | | | | | HIGH Threshold | | 1.7 | 3.0 | Volts | | | LOW Threshold | 0.8 | 1.2 | | Volts | | | Reciever Open Circuit Bias | | | +2.0 | Volts | | | Input Impedance | 3 | 5 | 7 | kΩ | V <sub>IN</sub> = +15V to -15V | | Max. Transmission Rate | 120 | 230.4 | | kbps | | | Propagation Delay t <sub>PHL</sub> | 0.05 | 0.25 | 1 | μs | $T_A$ @ 25°C and $V_{CC}$ = +5V only.<br>Measured from 50% of $V_{IN}$ to 1.5V | | Propagation Delay t <sub>PLH</sub> | 0.05 | 0.25 | 1 | μs | Measured from 50% of $V_{IN}$ to 1.5V of $V_{OUT}$ | | RS-423 DRIVER (V.10) | | | | | | | TTL Input Levels | | | | | | | V <sub>IL</sub> | | | 0.8 | Volts | | | V <sub>IH</sub> | 2.0 | | | Volts | | | Outputs | | | | | | | Open Circuit Voltage, V <sub>O</sub> | +/-4.0 | 1 | +/-6.0 | Volts | $R_i = 3.9k\Omega$ | | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | |------------------------------------|--------------------|-------|-------------|-------|-----------------------------------------------------------------------------| | RS-423 DRIVER (V.10) (continu | ied) | | | | , | | HIGH Level Output, V <sub>⊤</sub> | +3.6 | | +6.0 | Volts | R <sub>L</sub> = 450Ω; V <sub>OUT</sub> ≥0.9V <sub>OC</sub> | | LOW Level Output, V <sub>T</sub> | -6.0 | | -3.6 | Volts | R <sub>L</sub> = 450Ω; V <sub>OUT</sub> ≥0.9V <sub>OC</sub> | | | 0.9V <sub>oc</sub> | | | Volts | $T_A = +25^{\circ}C, V_{CC} = +5.0V$ | | Short Circuit Current | | | +/-150 | mA | V <sub>OUT</sub> = 0V, V <sub>CC</sub> = +5.0V | | Power Off Current | | | +/-100 | μA | $V_{CC} = 0V, V_{OUT} = +/-0.25V$ | | Transition Time | | | 100 | ns | Rise/Fall time, between +/-3V | | Max. Transmission Rate | 120 | | | kbps | R <sub>1</sub> = 450Ω | | Propagation Delay t <sub>PHL</sub> | 0.05 | 0.5 | 2 | μs | $T_A$ @ 25°C and $V_{cc}$ = +5V only. Measured from 1.5V of $V_{IN}$ to 50% | | Propagation Delay t <sub>PLH</sub> | 0.05 | 0.5 | 2 | μs | Measured from 1.5V of $V_{IN}$ to 50% of $V_{OUT}$ , $R_{L} = 450\Omega$ | | RS-423 RECEIVER (V.10) | • | | | | | | TTL Output Levels | | | | 00 | *** | | V <sub>oL</sub> | | | 0.4 | Volts | | | V <sub>OH</sub> | 2.4 | | , is | Volts | | | Input | • | | 20 | 10. | | | HIGH Threshold | +0.3 | | <b>+7.0</b> | Volts | | | LOW Threshold | -7.0 | | -0.3 | Volts | | | HIGH Input Current | | 16 | 4,4 | V | Refer to Receiver input graph | | LOW Input Current | | 1110 | .0 | | Refer to Receiver input graph | | Receiver Sensitivity | | 0, 0 | +/-0,3 | Volts | V <sub>CM</sub> = +7V to -7V | | Input Impedance | 4 | , 10, | | kΩ | V <sub>IN</sub> = +10V to -10V | | Max. Transmission Rate | 120 | .0 4 | 9 | kbps | | | Propagation Delay t <sub>PHL</sub> | 0.05 | 0.2 | 1 | μs | $T_A$ @ 25°C and $V_{CC}$ = +5V only Measured from 50% of $V_{IN}$ to 1.5V | | Propagation Delay t <sub>PLH</sub> | 0.05 | 02 | 1 | μs | Measured from 50% of V <sub>IN</sub> to 1.5V of V <sub>OUT</sub> | | POWER REQUIREMENTS | 0 | 7. | | | | | V <sub>cc</sub> | 4.75 | 5.00 | 5.25 | Volts | | | I <sub>cc</sub> (No Mode Selected) | 13 | 30 | | mA | All I <sub>CC</sub> values are with V <sub>CC</sub> = +5V | | I <sub>cc</sub> (RS-232 Mode) | 400 | 140 | | mA | f <sub>IN</sub> = 120kbps; Drivers loaded | | I <sub>cc</sub> (RS-422 Mode) | | 320 | | mA | f <sub>IN</sub> = 2Mbps; Drivers loaded | | I <sub>cc</sub> (RS-449 Mode) | | 320 | | mA | f <sub>IN</sub> = 2Mbps; Drivers loaded | | I <sub>cc</sub> (EIA-530 Mode) | | 320 | | mA | f <sub>IN</sub> = 2Mbps Drivers loaded | | I <sub>cc</sub> (EIA-530A Mode) | | 320 | | mA | f <sub>IN</sub> = 2Mbps Drivers loaded | | I <sub>cc</sub> (RS-485 Mode) | | 370 | | mA | f <sub>IN</sub> = 2Mbps Drivers loaded | | I <sub>cc</sub> (V.35 Mode) | | 210 | | mA | f <sub>IN</sub> = 2Mbps Drivers loaded | | I <sub>cc</sub> (V.36 Mode) | | 310 | | mA | f <sub>IN</sub> = 2Mbps Drivers loaded | | ENVIRONMENTAL AND MECH | ANICAL | | | | | | Operating Temperature Range | 0 | | +70 | °C | | | Storage Temperature Range | -65 | | +150 | °C | | | ESD | | 500 | | V | НВМ | #### **RECEIVER INPUT GRAPHS** #### **OTHER AC CHARACTERISTICS** $T_A = +70^{\circ}\text{C}$ to 0°C and $V_{CC} = +4.75\text{V}$ to +5.25V unless otherwise note | PARAMETER | MIN. | TYP | MAX. | UNITS | CONDITIONS | | | | | |----------------------------------------------------------|------|------|------|-------|----------------------------------------------------------|--|--|--|--| | DRIVER DELAY TIME BETWEEN ACTIVE MODE AND TRI-STATE MODE | | | | | | | | | | | RS-232 Mode | | | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | 16 | 0.70 | 5.0 | μs | $C_L = 100pF$ , Fig. 4; $S_1$ closed | | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | 9 | 0.40 | 2.0 | μs | $C_L = 100 pF, Fig. 4; S_2 closed$ | | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.20 | 2.0 | μs | $C_L = 100pF$ , Fig. 4; $S_1$ closed | | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.40 | 2.0 | μs | $C_L = 100pF, Fig. 4; S_2 closed$ | | | | | | RS-423 MODE | e C | | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | 0 1 | 0.15 | 2.0 | μs | $C_L = 100pF, Fig. 4; S_1 closed$ | | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | 2 | 0.20 | 2.0 | μs | $C_L = 100pF, Fig. 4; S_2 closed$ | | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.20 | 2.0 | μs | $C_L = 100pF, Fig. 4; S_1 closed$ | | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | • | 0.15 | 2.0 | μs | $C_L = 100pF, Fig. 4; S_2 closed$ | | | | | | RS-422, RS-485 MODES | | | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 2.80 | 10.0 | μs | $C_L = 100pF$ , Fig. 4 & 6; $S_1$ closed | | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | $C_L = 100$ pF, Fig. 4 & 6; $S_2$ closed | | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | $C_L = 15pF$ , Fig. 4 & 6; $S_1$ closed | | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.10 | 2.0 | μs | $C_L = 15pF$ , Fig. 4 & 6; $S_2$ closed | | | | | | V.35 MODE | | | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 2.60 | 10.0 | μs | $C_{L} = 100 pF, Fig. 4 & 6; S_{1} closed$ | | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | $C_{L}$ = 100pF, Fig. 4 & 6; $S_{2}$ closed | | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | $C_L = 15pF$ , Fig. 4 & 6; $S_1$ closed | | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.15 | 2.0 | μs | C <sub>L</sub> = 15pF, Fig. 4 & 6; S <sub>2</sub> closed | | | | | #### **OTHER AC CHARACTERISTICS** $T_A = +70^{\circ}\text{C}$ to 0°C and $V_{CC} = +4.75\text{V}$ to +5.25V unless otherwise noted. | PARAMETER | MIN. | TYP. | MAX. | UNITS | CONDITIONS | | | | |------------------------------------------------------------|-----------------|---------------------------------------|----------------|---------------------------------------------------|--------------------------------------------------------|--|--|--| | RECEIVER DELAY TIME BETWEEN ACTIVE MODE AND TRI-STATE MODE | | | | | | | | | | RS-232 Mode | | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.12 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 2 ; S <sub>1</sub> closed | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | $C_L = 100pF$ , Fig. 2; $S_2$ closed | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 2 ; S <sub>1</sub> closed | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.10 | 2.0 | μs | $C_L = 100 pF, Fig. 2; S_2 closed$ | | | | | RS-423 MODE | | | | | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.10 | 2.0 | μs | $C_L = 100pF$ , Fig. 2; $S_1$ closed | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | C <sub>1</sub> 100pF Fig. 2 ; S <sub>2</sub> closed | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | $C_L = 100pF$ , Fig. 2; $S_1$ closed | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.10 | 2.0 | μs | $C_L = 100$ pF, Fig. 2; $S_2$ closed | | | | | RS-422, RS-485 MODES | | | | 00 | No. | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.10 | 2.0 | μs | C <sub>L</sub> = 100pF, Fig. 2 & 8; S₁ closed | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | $C_{L} = 100pF, Fig. 2 & 8; S_{2} closed$ | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | με | $C_L = 15pF$ , Fig. 2 & 8; $S_1$ closed | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | | 0.10 | 2.0 | μs | $C_L = 15pF$ , Fig. 2 & 8; $S_2$ closed | | | | | V.35 MODE | | | 0 | 3 | | | | | | t <sub>PZL</sub> ; Tri-state to Output LOW | | 0.10 | 2.0 | μs | $C_L = 100pF$ , Fig. 2 & 8; $S_1$ closed | | | | | t <sub>PZH</sub> ; Tri-state to Output HIGH | | 0.10 | 2.0 | μs | $C_L = 100pF$ , Fig. 2 & 8; $S_2$ closed | | | | | t <sub>PLZ</sub> ; Output LOW to Tri-state | | 0.10 | 2.0 | μs | $C_L = 15pF$ , Fig. 2 & 8; $S_1$ closed | | | | | t <sub>PHZ</sub> ; Output HIGH to Tri-state | 0 | 0.10 | 2.0 | μs | $C_L$ = 15pF, Fig. 2 & 8; $S_2$ closed | | | | | TRANSCEIVER TO TRANSCEIV | ER SKEV | V ((t <sub>PHL</sub> -t <sub>el</sub> | H)Trcvr1 - (tp | <sub>HL</sub> - t <sub>PLH</sub> ) <sub>TRC</sub> | <sub>VRX</sub> ] | | | | | RS-232 Driver | .6 | 20 | 50 | ns | $V_{CC} = +5.0V, T_A @ 25^{\circ}C$ | | | | | RS-232 Receiver | <u>الد</u> الأو | 20 | 50 | ns | $V_{CC} = +5.0V, T_{A} @ 25^{\circ}C$ | | | | | RS-422 Driver | | 20 | 50 | ns | $V_{CC} = +5.0V, T_{A} @ 25^{\circ}C$ | | | | | RS-422 Receiver | 0 0 | 20 | 50 | ns | $V_{CC} = +5.0V, T_{A} @ 25^{\circ}C$ | | | | | RS-423 Driver | 1 | 20 | 50 | ns | $V_{CC} = +5.0V, T_A @ 25^{\circ}C$ | | | | | RS-423 Receiver | V.O., | 20 | 50 | ns | $V_{CC} = +5.0V, T_{A} @ 25^{\circ}C$ | | | | | V.35 Driver | 1, | 20 | 50 | ns | $V_{CC} = +5.0V, T_{A} @ 25^{\circ}C$ | | | | | V.35 Receiver | | 20 | 50 | ns | $V_{CC} = +5.0V, T_{A} @ 25^{\circ}C$ | | | | Figure 1. Driver DC Test Load Circuit Figure 2. Receiver Timing Test Load Circuit Figure 3a. Driver / Receiver Timing Test Circuit Figure 4.Driver Timing Test Load #2 Circuit Figure 5. Driver Propagation Delays Figure 6. Driver Enable and Disable Times Figure 7. Receiver Propagation Delays Figure 8. Receiver Enable and Disable Times Figure 9. Typical RS-232 Driver Output Waveform Figure 10. Typical RS-423 Driver Output Waveform Figure 11. Typical RS-422/RS-485 Driver Output Waveform Figure 12. Typical V.35 Driver Output Waveform Figure 13. V.35 Driver Output VOD VS. Temperature PINOUT... # PIN ASSIGNMENTS... CLOCK AND DATA GROUP Pin 1 — RxD — Receive Data; TTL output, sourced from RD(a) and RD(b) inputs. Pin 14 — TxD — TTL input; transmit data source for SD(a) and SD(b) outputs. Pin 15 — TxC — Transmit Clock; The input for TT driver outputs. Pin 20 — RxC — Receive Clock, TTL output sourced from RT(a) and RT(b) inputs. Pin 22 — ST — Send Timing, TTL input; source for ST(a) and ST(b) outputs Pin 37 — RT(a) — Receive Timing; analog input, inverted; source for RxC. Pin 38 — RT(b) — Receive Timing; analog input, non-inverted; source for RxC. Pin 42 — ST(a) — Send Timing; analog output, inverted; sourced from ST. Pin 44 — ST(b) — Send Timing; analog output, non-inverted; sourced from ST. Pin 59 — SD(b) — Analog Out — Send data, non-inverted; sourced from TxD. Pin 61 — SD(a) — Analog Out — Send data, inverted; sourced from TxD. Pin 63 — TT(a) — Analog Out — Terminal Timing, inverted; sourced from TxC Pin 65 — TT(b) — Analog Out — Terminal Timing, non–inverted; sourced from TxC. Pin 70 — RD(a) — Receive Data, analog input; inverted; source for RxD. Pin 71 — RD(b) — Receive Data; analog input; non-inverted; source for RxD. Pin 76 — SCT(a) — Serial Clock Transmit; analog input, inverted source for SCT. Pin 77 — SCT(b) Serial Clock Transmit: analog input, non-inverted; source for SCT Pin 79 SCT — Serial Clock Transmit; TTL output, sources from SCT(a) and SCT(b) inputs. #### CONTROL LINE GROUP Rin 13 DTR — Data Terminal Ready; TTL input Source for TR(a) and TR(b) outputs. Pin 16 — RTS — Ready To Send; TTL input; Source for RS(a) and RS(b) outputs. Pin 17—RL—Remote Loopback; TTL input; source for RL(a) and RL(b) outputs. Pin 18 — V35\_STAT — V.35 Status; TTL output; outputs logic high when in V.35 mode. Pin 19 — DCD— Data Carrier Detect; TTL output; sourced from RR(a) and RR(b) inputs. Pin 21 — RI — Ring Indicate; TTL output; sourced from IC(a) and IC(b) inputs. Pin 24 — LL — Local Loopback; TTL input; source for LL(a) and LL(b) outputs. Pin 35 — RR(a)— Receiver Ready; analog input, inverted; source for DCD. Pin 36 — RR(b)— Receiver Ready; analog input, non-inverted; source for DCD. Pin 39 — IC(a)— Incoming Call; analog input, inverted; source for RI. Pin 40 — IC(b)— Incoming Call; analog input,non-inverted; source for RI. Pin 45 — RL(b) — Remote Loopback; analog output, non-inverted; sourced from RL. Pin 47 — RL(a) — Remote Loopback; analog output inverted; sourced from RL. Pin 49— LL(b) — Local Loopback; analog output, non-inverted; sourced from LL. Pin 51 — LL(a) — Local Loopback; analog output, inverted; sourced from LL. Pin 52 — RS(b) — Ready To Send; analog output, non-inverted; sourced from RTS. Pin 54 — RS(a) — Ready To Send; analog output, inverted; sourced from RTS. Pin 56 — TR(b) — Terminal Ready; analog output, non-inverted; sourced from DTR. Pin 58 — TR(a) — Terminal Ready; analog output, inverted; sourced from DTR. Pin 66 — CS(a)— Clear To Send; analog, input, inverted; source for CTS. Pin 67 — CS(b)— Clear To Send; analog input, non-inverted; source for CTS. Pin 68 — DM(a) — Data Mode; analog input inverted; source for DSR. Pin 69 — DM(b) — Data Mode, analog input, non-inverted; source for DSR Pin 78—DSR—Data Set Ready; TTL output; sourced from DM(a), DM(b) inputs Pin 80 — CTS—Clear To Send; TTL output; sourced from CS(a) and CS(b) inputs. #### CONTROL REGISTERS Pins 2–5 — RDEC<sub>0</sub> – RDEC<sub>3</sub> — Receiver decode register; configures receiver modes; TTL inputs. Pin 6 — TTEN — Enables TT driver, active low; TTL input. Pin 7 — SCTEN — Enables SCT receiver; active high; TTL input. Pins 12-9 — $TDEC_0$ – $TDEC_3$ — Transmitter decode register; configures transmitter modes; TTL inputs. Pin 23 — STEN — Enables ST driver; active low; TTL input. #### POWER SUPPLIES Pins 25, 33, 41, 48, 55, 62, 73, 74 — V<sub>CC</sub> — +5V input. Pins 29, 34, 43, 46, 50, 53, 57, 60, 64, 72, 75 — GND — Ground. $Pin 27 - V_{DD} + 10V$ Charge Pump Capacitor — Connects from $V_{DD}$ to $V_{CC}$ . Suggested capacitor size is 22µF, 16V. Pin 32 — $V_{ss}$ +10V Charge Pump Capacitor — Connects from ground to $V_{ss}$ . Suggested capacitor size is 22 $\mu$ F, 16V. Pins 26 and 30 — $C_1^+$ and $C_1^-$ — Charge Pump Capacitor — Connects from $C_1^+$ to $C_1^-$ . Suggested capacitor size is 22 $\mu$ F, 16V. Pins 28 and 31 — $C_2^+$ and $C_2^-$ — Charge Pump Capacitor — Connects from $C_2^+$ to $C_2^-$ . Suggested capacitor size is 22µF, 16V. NOTE: NC pins should be left floating; internal signals may be present. #### FEATURES... The SP504 is a highly integrated serial transceiver that allows software control of its interface modes. Similar to the SP503, the SP504 offers the same hardware interface modes for RS-232 (V.28), RS-422A (V.11), RS-449, RS-485, V.35, EIA-530 and includes V.36 and EIA-530A. The interface mode selection is done via an 8-bit switch; four (4) bits control the drivers and four (4) bits control the receivers. The SP504 is fabricated using low power BiCMOS process technology, and incorporates a Exar patented (5,306,954) charge pump allowing +5V only operation. Each device is packaged in an 80-pin JEDEC Quad FlatPack package. The **SP504** is ideally suited for wide area network connectivity based on the interface modes offered and the driver and receiver configurations. The **SP504** has seven (7) independent drivers and seven (7) independent receivers. In V.35 mode, the **SP504** includes the necessary components and termination resistors internal within the device for compliant V.35 operation. #### THEORY OF OPERATION The **SP504** is made up of five separate circuit blocks — the charge pump, drivers, receivers, decoder and switching array. Each of these circuit blocks is described in more detail below. #### Charge-Pump The SP504's charge pump design is based on the SP503 where **Exar's** patented charge pump design (5,306,954) uses a four-phase voltage shifting technique to attain symmetrical ±10V power supplies. In addition, the SP504 charge pump incorporates a "programmable" feature that produces an output of $\pm 10V$ or $\pm 5V$ for $V_{ss}$ and $V_{dd}$ depending on the mode of operation. The charge pump still requires external capacitors to store the charge. Figure 18a shows the waveform found on the positive side of capacitor C2, and Figure 18b shows the negative side of capcitor C2. There is a free-running oscillator that controls the four phases of the voltage shifting. A description of each phase follows. The **SP504** charge pump is used for RS-232 where the output voltage swing is typically $\pm 10$ V and also used for RS-423. However, RS-423 requires the voltage swing on the driver output be between $\pm 4$ V to $\pm 6$ V during an open circuit (no load). The charge pump would need to be regulated down from $\pm 10$ V to $\pm 5$ V. A typical $\pm 10$ V charge pump would require external clamping such as 5V zener diodes on V<sub>DD</sub> and V<sub>SS</sub> to ground. The $\pm 5$ V output has symmetrical levels as in the $\pm 10$ V output. The $\pm 5$ V is used in the following modes where RS-423 levels are used: RS-449, EIA-530, EIA-530A and V.36. #### Phase 1 (±10V) — $V_{ss}$ charge storage — During this phase of the clock cycle, the positive side of capacitors $C_1$ and $C_2$ are initially charged to +5V. The $C_1$ is then switched to ground and the charge on $C_2$ is transferred to $C_2$ . Since $C_2$ is connected to +5V, the voltage potential across capacitor $C_2$ is now 10V. #### Phase 1 (±5V) with the $C_1$ and $C_2$ capacitors initially charged to +5V, $C_1^+$ is then switched to ground and the charge on $C_1^-$ is transferred to the $V_{SS}$ storage capacitor. Simultaneously the $C_2^-$ is switched to ground and the 5V charge on $C_2^+$ is transferred to the $V_{DD}$ storage capacitor. Figure 14a. Charge Pump Phase 1 for ±10V. Figure 14b. Charge Pump Phase 1 for ±5V. Figure 15a. Charge Pump Phase 2 for ±10V. Figure 16. Charge Pump Phase 3. #### Phase 2 (±10V) — $V_{SS}$ transfer — Phase two of the clock connects the negative terminal of $C_2$ to the $V_{SS}$ storage capacitor and the positive terminal of $C_2$ to ground, and transfers the generated –IOV or the generated –5V to $C_3$ . Simultaneously, the positive side of capacitor $C_1$ is switched to +5V and the negative side is connected to ground. #### Phase 2 (±5V) $-V_{ss}$ & $V_{pp}$ charge storage $-C_1$ is reconnected to $V_{cc}$ to recharge the $C_1$ capacitor. $C_2$ is switched to ground and $C_2$ is connected to $C_3$ . The 5V charge from Phase V is now Figure 15b. Charge Pump Phase 2 for ±5V. Figure 17. Charge Rump Phase 4. transferred to the $V_{\rm SS}$ storage capacitor. $V_{\rm SS}$ receives a continuous charge from either $C_1$ or $C_2$ . With the C1 capacitor charged to 5V, the cycle begins again. #### Phase 3 CV charge storage — The third phase of the clock is identical to the first phase — the charge transferred in $C_1$ produces — Which is applied to the negative side of capacitor $C_2$ . Since $C_2$ is at +5V, the voltage potential across $C_2$ is IOV. For the 5V output, $C_2$ is connected to ground so that the potential on $C_2$ is only +5V. Figure 18a and 18b. Charge Pump Waveforms Since both $V_{DD}$ and $V_{SS}$ are separately generated from $V_{CC}$ in a no–load condition, $V_{DD}$ and $V_{SS}$ will be symmetrical. Older charge pump approaches that generate $V^-$ from $V^+$ will show a decrease in the magnitude of $V^-$ compared to $V^+$ due to the inherent inefficiencies in the design. The clock rate for the charge pump typically operates at 15kHz. The external capacitors must be a minimum of 22µF with a 16V breakdown rating. #### **External Power Supplies** For applications that do not require +5V only, external supplies can be applied at the V+ and V-pins. The value of the external supply voltages must be no greater than ±10.5V. The tolerance should be ±5% from ±10V. The current drain for the supplies is used for RS-232 and RS-423 drivers. For the RS-232 driver, the current requirement will be 3.5mA per driver. The RS-423 driver worst case current drain will be 11mA per driver. Power sequencing is required for the **SP504**. The supplies must be sequenced accordingly: +10V, +5V and -10V. An external circuit would be needed for proper power supply sequencing. Consult factory for application. circuitry. #### **Drivers** The **SP504** has seven (7) enhanced independent drivers. Control for the mode selection is done via a four-bit control word. The drivers are pre-arranged such that for each mode of operation, the relative position and functionality of the drivers are set up to accommodate the selected interface mode. As the mode of the drivers is changed, the electrical characteristics will change to support the requirements of clock, data, and control line signal levels. Table 1 shows the mode of each driver in the different interface modes that can be selected. There are four basic types of driver circuits — RS-232, RS-423, RS-485 and V.35. The RS-232 drivers output single–ended signals with a minimum of $\pm 5V$ (with $3k\Omega$ and 2500pF loading), and can operate up to 120kbps. The RS-232 drivers are used in RS-232 mode for all signals, and also in V.35 mode where they are used as the control line signals such as DTR and RTS. The RS-423 drivers are also single–ended signals with a minimum voltage output of $\pm 3.6 \text{V}$ (with $450\Omega$ loading) and can operate up to 120kbps. Open circuit $\text{V}_{\text{OL}}$ and $\text{V}_{\text{OH}}$ measurements are $\pm 4.0 \text{V}$ to $\pm 6.0 \text{V}$ . The RS-423 drivers are used in RS-449, EIA-530, EIA-530A and V.36 modes as Category II signals from each of their corresponding specifications. The third type of driver produces a differential signal that can maintain RS-485, $\pm 1.5$ V differential output levels with a worst case load of $54\Omega$ . The signal levels and drive capability of the RS-485 drivers allow the drivers to also support RS-422 (V.11) requirements of $\pm 2$ V differential output levels with $100\Omega$ loads. The RS-422 drivers are used in RS-449, EIA-530, EIA-530A and V.36 modes as Category I signals which are used for clock and data. The fourth type of driver is the V.35 driver. V.35 levels require ±0.55V driver output sighals with a load of $100\Omega$ . The **SP504** drivers simplify existing V.35 implementations that use external termination schemes. drivers were specifically designed to comply with the requirements of V.35 as well as the driver output impedance values of V.35. The drivers achieve the $50\Omega$ to $150\Omega$ source impedance. However, an external $150\Omega$ resistor to ground must be connected to the non-inverting outputs; SD(b), ST(b), and TT(b), in order to comply with the $135\Omega$ to 165 $\Omega$ short-circuit impedance for V.35. The V.35 driver itself is disabled and transparent when the decoder is in all other modes. All of the differential drivers; RS-485, RS-422, and V.35, can operate up to 10Mbps. The driver inputs are both TTL or CMOS compatible. Since there are no pull-up or pull-down resistors on the driver inputs, they should be tied to a known logic state in order to define the driver output. #### Receivers The **SP504** has seven (7) independent receivers which can be programmed for the different interface modes. Control for the mode selection is done via a 4-bit control word that is independent from the driver control word. The coding for the drivers and receivers is identical. Therefore, if the modes for the drivers and receivers are supposed to be identical in the application, the control lines can be tied together. Like the drivers, the receivers are pre-arranged for the specific requirements of the interface. As the operating mode of the receivers is changed, the electrical characteristics will change to support the requirements of clock, data, and control line receivers. Table 2 shows the mode of each receiver in the different interface modes that can be selected. There are three basic types of receiver circuits — RS-232, RS-423, and RS-485. The RS-232 receiver is a single–ended input with a threshold of 0.8V to 2.4V. The RS-232 receiver has an operating voltage range of $\pm 15$ V and can receive signals up to 120kbps. The input sensitivity complies with EIA-RS-232 and V.28 at +3V to -3V. The input impedance is $3k\Omega$ to $7k\Omega$ . RS-232 receivers are used in RS-232 mode for all data, clock and control signals. They are also used in V.35 mode for control line signals such as CTS and DSR. The RS-423 receivers are also single—ended but have an input threshold as low as $\pm 200$ mV. The input impedance is guaranteed to be greater than $4k\Omega$ , with an operating voltage range of $\pm 7$ V. The RS-423 receivers can operate up to 120kbps. RS-423 receivers are used in RS-449, EIA-530, EIA-530A and V.36 modes as Category II signals as indicated by their corresponding specifications. The third type of receiver is a differential which supports RS-485. The RS-485 receiver has an input impedance of $15k\Omega$ and a differential threshold of $\pm 200$ mV. Since the characteristics of an RS-422 (V.11) receiver are actually subsets of RS-485, the receivers for RS-422 requirements are covered by the RS-485 receivers. RS-422 receivers are used in RS-449, EIA-530, EIA-530A and V.36 as Category I signals for receiving clock, data, and some control line signals. The differential receivers can receive data up to 10Mbps. The RS-485 receivers are also used for the V.35 mode. Unlike the older implementations of differential or V.35 receivers, the **SP504** contains an internal resistor termination network that ensures a V.35 input impedance of $100\Omega$ ( $\pm 10\Omega$ ) and a short-circuit impedance of $150\Omega$ ( $\pm 15\Omega$ ). The traditional V.35 implementations required external termination resistors to acheive the proper V.35 impedances. The internal network is connected via low on-resistance FET switches when the decoder is changed to V.35 mode. The termination network is transparent when all other modes are selected. The V.35 receivers can operate up to 10Mbps. All receivers include a fail-safe feature that outputs a logic HIGH when the receiver inputs are open. For single-ended RS-232 receivers, there are internal 5kΩ pull-down resistors on the inputs which produces a logic HIGH ("1") at the receiver outputs. The single-ended RS-423 receivers produce a logic LOW ("0") on the output when the inputs are open. This is due to a pull-up device connected to the input. The differential receivers have the same internal pull-up device on the non-inverting input which produces a logic HIGH ("1") at the receiver output. The three differential receivers when configured in V.35 mode (RxD, RxC & SCT) do not have fail-safe because the internal termination resistor network is connected. #### **Decoder** The **SP504** has the ability to change the interface mode of the drivers or receivers via an 8-bit switch. The decoder for the drivers and receivers is not latched; it is merely a combinational logic switch. The control word can be externally latched either HIGH or LOW to write the appropriate code into the **SP504**. The codes shown in Tables 1 and 2 are the only specified, valid modes for the **SP504**. Undefined codes may represent other interface modes not specified (consult the factory for more information). The drivers are controlled with the data bits labeled TDEC, -TDEC,. All of the drivers can be put into tri-state mode by writing 0000 to the driver decode switch. The three drivers TxD, ST and TxC, have a 150Ω pull-down resistor to ground connected at the (b) output. This resistor is part of the V.35 driver circuitry and should be connected when in V.35 mode. Tri-state is possible for all drivers in RS-232 mode. The receivers are controlled with data bits RDEC<sub>3</sub>-RDEC<sub>0</sub>; the code 0000 written to the receivers will place the outputs into tri-state mode. The 0000 decoder word will override the enable control line for the one receiver (SCT). #### Using the V.35\_STAT Pin The **SP504** includes a V.35 status pin where the V35 STAT pin (pin 18) is a logic HIGH ("1") when the decoder is set to V.35 mode. The pin is a logic LOW ("0") when in all other modes including tri-state (decoder set at "0000"). Pin 18 allows the user to easily add FET switches or solid state relays to 6 connect the external 150Ω resistor for V.35 operation. V35 STAT can be connected to the gate of the FET switches or the control of the relays so that the $150\Omega$ resistors are connected to the non-inverting output of the three V.35 drivers. The output current of the V35 STAT pin is that of a typical TINIoad of -3.2mA. The electrical specifications are similar to the SP504 receiver outputs. This feature would reduce additional logic required by older traditional methods. NET1/NET2 Testing and Compliancy Many system designers are required to certify their system for use in the European public network. Electrical testing is performed in adherence to the NET (Norme Européenne de Télécommunication) which specifies the ITU Series V specifications. The SP504 adheres to all the required physical layer testing for NET1 and NET2. Consult factory for details. and the state of t ### SP504 Driver Mode Selection | Pin Label | Mode: | RS232 | V.35 | RS422 | RS485 | RS449 | EIA530 | EIA-530A | V.36 | |---------------------------------------|-----------|-----------|-----------|-------|--------|-----------|-----------|-----------|-----------| | TDEC <sub>3</sub> - TDEC <sub>0</sub> | 0000 | 0010 | 1110 | 0100 | 0101 | 1100 | 1101 | 1111 | 0110 | | SD(a) | tri-state | V.28 | V.35- | V.11- | RS485- | V.11- | V.11- | V.11– | V.11- | | SD(b) | tri-state | tri-state | V.35+ | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | V.11+ | | TR(a) | tri-state | V.28 | V.28 | V.11- | RS485- | V.11- | V.11- | V.10 | V.10 | | TR(b) | tri-state | tri-state | tri-state | V.11+ | RS485+ | V.11+ | V.11+ | tri-state | tri-state | | RS(a) | tri-state | V.28 | V.28 | V.11- | RS485- | V.11- | V.11- | V.11- | V.10 | | RS(b) | tri-state | tri-state | tri-state | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | tri-state | | RL(a) | tri-state | V.28 | V.28 | V.11- | RS485- | V.10 | V.10 | V.11- | V.10 | | RL(b) | tri-state | tri-state | tri-state | V.11+ | RS485+ | tri-state | tri-state | V.11+ | tri-state | | LL(a) | tri-state | V.28 | V.28 | V.11- | RS485- | V.10 | V.10 | V.10 | V.10 | | LL(b) | tri-state | tri-state | tri-state | V.11+ | RS485+ | tri-state | tri-state | tri-state | tri-state | | ST(a) | tri-state | V.28 | V.35- | V.11- | RS485- | V.11– | V.11- | V.11– | V.11- | | ST(b) | tri-state | tri-state | V.35+ | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | V.11+ | | TT(a) | tri-state | V.28 | V.35- | V.11- | RS485- | V.11- | V.11- | V.11– | V.11– | | TT(b) | tri-state | tri-state | V.35+ | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | V.11+ | Table 1. Driver Mode Selection | TT(b) | tri-state | tri-state | V.35+ | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | V.11+ | |---------------------------------------|--------------|--------------|--------------|---------|---------|--------------|--------------|--------------|--------------| | Table 1. Driv | er Mode S | | P504 R | eceiver | Mode | Selection | n | | | | Pin Label | Mode: | RS232 | V.35 | RS422 | RS485 | RS449 | EIA530 | EIA-530A | V.36 | | RDEC <sub>3</sub> - RDEC <sub>0</sub> | 0000 | 0010 | 1110 | 0100 | 0101 | 1100 | 1101 | 1111 | 0110 | | RD(a) | >12kΩ to GND | V.28 | V.35- | V.11- | RS485- | V.11- | V.11- | V.11- | V.11- | | RD(b) | >12kΩ to GND | >12kΩ to GND | V.35+ | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | V.11+ | | RT(a) | >12kΩ to GND | V.28 | V.35- | V.11- | R\$485 | V.11– | V.11- | V.11- | V.11– | | RT(b) | >12kΩ to GND | >12kΩ to GND | V.35+ | V.11 | RS485+ | V.11+ | V.11+ | V.11+ | V.11+ | | CS(a) | >12kΩ to GND | V.28 | V.28 | V 11- | RS485- | V.11– | V.11- | V.11- | V.10 | | CS(b) | >12kΩ to GND | >12kΩ to GND | >12kΩ to GND | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | >12kΩ to GND | | DM(a) | >12kΩ to GND | V.28 | V.28 | V.11 | R\$485- | V.11- | V.11- | V.10 | V.10 | | DM(b) | >12kΩ to GND | >12kΩ to GND | >12kΩ to GND | V.11+ | RS485+ | V.11+ | V.11+ | >12kΩ to GND | >12kΩ to GND | | RR(a) | >12kΩ to GND | V.28 | V.28 | V.11- | RS485- | V.11- | V.11- | V.11- | V.10 | | RR(b) | >12kΩ to GND | >12kΩ to GND | >12kΩ to GND | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | >12kΩ to GND | | IC(a) | >12kΩ to GND | V.28 | V.28 | V.1 | RS485- | V.10 | V.10 | V.10 | V.10 | | IC(b) | >12kΩ to GND | >12kΩ to GND | >12kΩ to GND | V.11+ | RS485+ | >12kΩ to GND | >12kΩ to GND | >12kΩ to GND | >12kΩ to GND | | SCT(a) | >12kΩ to GND | V.28 | V.35- | V.11- | RS485- | V.11- | V.11– | V.11- | V.11- | | SCT(b) | >12kΩ to GND | >12kΩ to GND | V.35+ | V.11+ | RS485+ | V.11+ | V.11+ | V.11+ | V.11+ | Table 2. Receiver Mode Selection Figure 19. SP504 Typical Operating Circuit Figure 20. Mode Diagram — RS-232 $\,$ Figure 21. Mode Diagram — V.35 Figure 22. Mode Diagram — RS-422 Figure 23. Mode Diagram — RS-449 Figure 24. Mode Diagram — RS-485 Figure 25. Mode Diagram — EIA-530 Figure 26. Mode Diagram — EIA-530A Figure 27. Mode Diagram — V.36 # ADDITIONAL TRANSCEIVERS WITH THE SP504 Serial ports usually can have two data signals (SD, RD), three clock signals (TT, ST, RT), and at least eight control signals (CS, RS, etc.). EIA-RS-449 contains twenty six signal types for a DB-37 connector. A DB-37 serial port design may require thirteen drivers and fourteen receivers<sup>1</sup>. Although many applications do not use all these signals, some applications may need to support extra functions such as diagnostics. The **SP504** supports enough transceivers for the primary channels of data, clock and control signals. Configuring LL, RL and TM would require two additional drivers and one receiver if designing for a DTE (one driver and two receivers for a DCE). A programmable transceiver such as the SP332 is a convenient solution in a design that requires extra single ended or differential drivers/receivers. As shown in Figure 28, the SP332 can be configured to four different variations. The SP332 in Figure 29 is configured for two single-ended drivers and one diffferential receiver. For a DTE design, the two drivers are used for LL and RL signals and the receiver is used for the TM signal. This configuration was selected because the two RS-232 drivers can be used for RS-423 by connecting a zener clamping diode to ground on the two driver outputs. The diodes will limit the voltage swing on the outputs so that the $\rm V_{\rm QC}$ = $\pm 4 \rm V$ to $\pm 6 \rm V$ adheres to the RS-423 specification. The differential receiver can be easily configured to RS-423 by grounding the non-inverting input. The receiver will adhere to the RS-423 specifications. | CIRCUIT | CIRCUIT NAME | CIRCUIT | CIRCUIT | ī | |----------|------------------------------|-----------|----------|----------------------| | MNEMONIC | | DIRECTION | TYPE | | | SG<br>SC | SIGNAL GROUND<br>SEND COMMON | TO DCE | СОММС | IAC | | RC | RECEIVE COMMON | FROM DCE | COMMINIC | JIN | | IS | TERMINAL IN SERVICE | TO DCE | | | | IC | INCOMING CALL | FROM DCE | CONTR | $\cap$ I | | TR | TERMINAL READY | TO DCE | CONTIN | OL | | DM | DATA MODE | FROM DCE | | | | SD | SEND DATA | TO DCE | DATA | | | RD _ | RECEIVE DATA | FROM DCE | DATA | | | TT | TERMINAL TIMING | TO DCE | | ;; | | ST | SEND TIMING | FROM DCE | TIMING | PRIMARY CHANNE | | RT | RECEIVE TIMING | FROM DCE | | <del> </del> | | RS | REQUEST TO SEND | TO DCE | | I 뜻 | | CS | CLEAR TO SEND | FROM DCE | | ŏ | | RR O | RECEIVER READY | FROM DCE | CONTROL | Ä | | SO | SIGNAL QUALITY | FROM DCE | CONTROL | È | | NS | NEW SIGNAL | TO DCE | | <u>~</u> | | ØF ∧ | SELECT FREQUENCY | TO DCE | | ш. | | SR | SIGNAL RATE SELECTOR | TO DCE | | | | SI | SIGNAL RATE INDICATOR | FROM DCE | DATA | l. | | SSD | SECONDARY SEND DATA | TO DCE | DATA | ادِّ <u></u> | | SRD | SECONDARY RD | FROM DCE | | 출발 | | SRS | SECONDARY RS | TO DCE | CONTROL | 6 Z | | scs | SECONDARY CS | FROM DCE | | SECONDARY<br>CHANNEL | | SRR | SECONDARY RR | FROM DCE | | S | | LL | LOCAL LOOPBACK | TO DCE | | | | RL | REMOTE LOOPBACK | TO DCE | CONTRO | ЭL | | TM | TEST MODE | FROM DCE | | | | SS | SELECT STANDBY | TO DCE | CONTRO | ΛI. | | SB | STANDBY INDICATOR | FROM DCE | CONTRO | JL | <sup>1</sup> RS-449 Interchange Circuits Table | | . (1) | | 3-449 interchange Circu | iilo iabie | |----------|---------------------------------|-------------|-----------------------------------------------------|--------------------------| | SELA | 0 | 0 | 1 | 1 | | SEL B | 00 | 1 | 0 | 1 | | LOOPBACK | 4 | 1 | 1 | 1 | | SHUTDOWN | 0 | 0 | 0 | 0 | | | 27 112 172 7<br>28 113 13 174 3 | 26 | 26 111 TX1 6 TX2 7 28 113 TS TX3 4 1 T14 T4 TX4 S | 26 173 174 3 | | | 19 RX1 | 19 RX1 | 19 RX1 R1 R1 R2 16 | 19 RX1 RI 15 RI 16 RI 17 | | | 22 RX4 R4 18 | 21 RO RH 18 | 22 RX4 C R4 R4 18 | 21 R/3 R3 R4 18 | Figure 28. Mode selection for the SP332 Figure 29. Adding extra differential and single-ended transceivers using the SP332 | ORDERING INFORMATION | | | | |----------------------|-------------------|---------------|--| | Model | Temperature Range | Package Types | | | SP504MCM-L | 0°C to +70°C | 80–pin LQFP | | | | | | | #### **REVISION HISTORY** | DATE | REVISION | DESCRIPTION | |----------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01-27-04 | Α | Implemented tracking revision. | | 7-7-08 | 1.0.0 | SP504 is no longer available in MQFP package per PCN 07-1102-06a. SP514 is now only available in LQFP package compliant to RoHS. Changed to Exar datasheet format and revision to 1.0.0. | | 10/28/08 | 1.0.1 | Added ESD rating of 500V HBM to electrical characteristics. | | 12/17/08 | 1.0.2 | Add new V.35 Driver output VOD vs. Temperature graph and update figure numbers. | Notice EXAR Corporation reserves the right to make changes to any products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no representation that the circuits are free of patent infringement. Charts and schedules contained herein are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writting, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2008 EXAR Corporation Datasheet December 2008 Send your Interface technical inquiry with technical details to: uarttechsupport@exar.com Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.