

# XR81411

# Universal Quad Clock - High Frequency LVCMOS/LVDS/LVPECL Clock Synthesizer

#### **General Description**

The XR81411 is a Quad Clock synthesizer with 4 independent PLLs in a compact LGA-45 package. Each synthesizer generates ANY frequency in the range of 10 MHz to 800MHz by utilizing a highly flexible delta sigma modulator and a wide ranging VCO. The outputs are independently configurable for single ended LVCMOS or differential LVDS or LVPECL. The clock outputs have very low typical phase noise jitter of sub 0.6ps RMS, while consuming extremely low power. The XR81411 uses a single reference and provides 4 independent outputs that can be configured as needed to support a wide variety of applications.

Each of the XR81411's 4 independent PLLs include an integer/fractional divider, LVCMOS/LVDS/LVPECL output driver, 3.3V/2.5V supply, and generates one of four selectable output frequencies from a single reference. The XR81411 is optimized for use with a fundamental mode 10MHz to 60MHz is information of the second crystal (or system clock) and generates a selection of output frequencies

#### FEATURES

- Small footprint 5mm x 5mm LGA package
- Configurable Outputs As differential LVPECL/ LVDS pair or as a single ended LVCMOS.
- Crystal oscillator interface which can also be overdriven using a single-ended reference clock
- Output frequency range: 10MHz 800MHz
- Crystal/input frequency: 10MHz to 60MHz, parallel resonant crystal
- VCO range: 2GHz 3GHz
- Phase jitter @
- 125MHz (12KHz 20MHz): <0.6ps RMS 125MHz (1.875MHz -20MHz): <0.25ps RMS
- 3.3V or 2.5V operating supply
- -40°C to 85°C ambient operating temperature
- Lead-free (RoHS 6) package

#### **APPLICATIONS**

- 10GE, GE LAN/WAN
- 2.5G/10G SONET/SDH/OTN
- · Low-jitter Clock Generation
- Synchronized clock systems

#### Ordering Information – Last Page



(\* Any Frequency, Any Output Format)



### **Absolute Maximum Ratings**

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Maximum Rating condition for extended periods may affect device reliability and lifetime.

| Power Supply Voltage (V <sub>DD</sub> ) | +4.2V                          |
|-----------------------------------------|--------------------------------|
| Input Voltage                           | 0.5V to V <sub>DD</sub> + 0.5V |
| Output Voltage                          | 0.5V to V <sub>DD</sub> + 0.5V |
| Reference Frequency/Input Crysta        | al10MHz to 60MHz               |
| Storage Temperature                     |                                |
| Lead Temperature (Soldering, 10         | sec)300°C                      |
| ESD Rating (HBM - Human Body            | Model)2.0kV                    |
|                                         |                                |

#### **Operating Conditions**

Operating Temperature Range.....-40°C to +85°C

**Electrical Characteristics** Specifications are at  $T_A = 25^{\circ}$ C,  $V_{DD} = 3.3V \pm 5^{\circ}$  or  $2.5V \pm 5^{\circ}$ ,  $V_E = V_{DD}$ ; Limits applying over the full -40°C to +85°C operating temperature range are denoted by a "•" Typical values represent the most likely parametric norm at  $T_A = 25^{\circ}$ C, and are ing temperature range are denoted by a "•". Typical values represent the most likely parametric norm at T<sub>A</sub> = 25°C, and are provided for reference purposes only.

| Symbol                               | Parameter                                        | Conditions                                                                                                                                                |    | Min   | Тур               | Мах                   | Units          |
|--------------------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------|-------------------|-----------------------|----------------|
| 3.3V Powe                            | r Supply DC Characteristics                      | 0                                                                                                                                                         | 14 | × 12  |                   |                       |                |
| $V_{DD}$                             | Power Supply Voltage                             | S                                                                                                                                                         |    | 3.135 | 3.3               | 3.465                 | V              |
| I <sub>DD</sub>                      | Power Supply Current<br>LVPECL<br>LVDS<br>LVCMOS | Includes output loading<br>Measured at 800MHz, Figure 5, (note 1)<br>Measured at 800MHz, Figure 8, (note 1)<br>Measured at 200MHz, Figure 10, (note 1, 2) | •  | Ured  | 385<br>165<br>140 | 415<br>190<br>170     | mA<br>mA<br>mA |
| 2.5V Power Supply DC Characteristics |                                                  |                                                                                                                                                           |    |       | •                 |                       |                |
| $V_{DD}$                             | Power Supply Voltage                             |                                                                                                                                                           | •  | 2.375 | 2.5               | 2.625                 | V              |
| I <sub>DD</sub>                      | Power Supply Current<br>LVPECL<br>LVDS<br>LVCMOS | Includes output loading<br>Measured at 800MHz, Figure 6, (note 1)<br>Measured at 800MHz, Figure 9, (note 1)<br>Measured at 200MHz, Figure 10, (note 1, 2) | •  |       | 285<br>115<br>85  | 305<br>135<br>110     | mA<br>mA<br>mA |
| LVCMOS/L                             | LVCMOS/LVTTL DC Input Characteristics            |                                                                                                                                                           |    |       |                   |                       |                |
| V <sub>IH</sub>                      | Input High Voltage (OE, FSEL[1:0])               | V <sub>DD</sub> = 3.465V                                                                                                                                  | •  | 2.42  |                   | V <sub>DD</sub> + 0.3 | V              |
|                                      |                                                  | V <sub>DD</sub> = 2.625V                                                                                                                                  | •  | 1.83  |                   | V <sub>DD</sub> + 0.3 | V              |

| Symbol                         | Parameter                                                  | Conditions                                                 |         | Min                   | Тур         | Мах                   | Units |
|--------------------------------|------------------------------------------------------------|------------------------------------------------------------|---------|-----------------------|-------------|-----------------------|-------|
| V <sub>IL</sub>                | Input Low Voltage (OE, FSEL[1:0]) V <sub>DD</sub> = 3.465V |                                                            | •       | -0.3                  |             | 1.03                  | V     |
|                                |                                                            | V <sub>DD</sub> = 2.625V                                   |         | -0.3                  |             | 0.785                 | V     |
| I <sub>IH</sub>                | Input High Current (OE, FSEL[1:0])                         | V <sub>IN</sub> = V <sub>DD</sub> = 3.465V or 2.625V       | •       |                       |             | 15                    | μA    |
| IIL                            | Input Low Current (OE, FSEL[1:0])                          | V <sub>IN</sub> = 0V, V <sub>DD</sub> = 3.465V or 2.625V   | •       | -10                   |             |                       | μA    |
| LVCMOS [                       | DC Output Characteristics ( $V_{DD} = 3.3 + - 3.3$         | 5% or V <sub>DD</sub> = 2.5 +/- 5%)                        |         |                       | •           |                       | •     |
| V <sub>OH</sub>                | Output High Voltage                                        | Output Unloaded                                            | •       | 0.8 * V <sub>DD</sub> |             |                       | V     |
| V <sub>OL</sub>                | Output Low Voltage                                         | Output Unloaded                                            | •       |                       |             | 0.1 * V <sub>DD</sub> | V     |
| LVPECL D                       | C Output Characteristics (V <sub>DD</sub> = 3.3 +/- 5      | % or V <sub>DD</sub> = 2.5 +/- 5%)                         |         |                       | •           |                       | •     |
| V <sub>OH</sub>                | Output High Voltage                                        |                                                            | •       | V <sub>DD</sub> - 1.3 |             | V <sub>DD</sub> - 0.3 | V     |
| V <sub>OL</sub>                | Output Low Voltage                                         | 0                                                          | •       | V <sub>DD</sub> - 2.0 |             | V <sub>DD</sub> - 1.6 | V     |
| V <sub>SWING</sub>             | Peak-to-Peak Output Voltage Swing                          | AL.                                                        | •       | 0.6                   |             | 1.2                   | V     |
| LVDS DC                        | Output Characteristics (V <sub>DD</sub> = 3.3 +/- 5%       | or V <sub>DD</sub> =2.5 +/- 5%)                            |         |                       |             |                       |       |
| V <sub>OD</sub>                | Differential Output Voltage                                | Output < 1GHz                                              | •       | 200                   |             | 600                   | mV    |
| V <sub>OC</sub>                | Common Mode Voltage                                        |                                                            | •       |                       | 1.25        |                       | V     |
| Crystal Ch                     | aracteristics                                              | y lo y                                                     |         |                       |             |                       |       |
| X <sub>Mode</sub>              | Mode of Oscillations                                       |                                                            |         | F                     | undament    | al                    |       |
| X <sub>f</sub>                 | Frequency                                                  | e b m                                                      |         | 10                    | 60          | MHz                   |       |
| ESR                            | Equivalent Series Resistance                               |                                                            | 50      |                       |             | 50                    | Ω     |
| CS                             | Shunt Capacitance                                          | ere                                                        | 0       | 7                     |             |                       | pF    |
| AC Charac                      | steristics                                                 | 9                                                          | 5.      | · .                   |             |                       |       |
| f <sub>OUT</sub>               | Output Frequency                                           |                                                            | 9       | 10                    |             | 800                   | MHz   |
| t1 <sub>jit</sub> (φ)          | Jitter GbE                                                 | 125MHz (w/25MHz ref)<br>Integration Range 12kHz-20MHz      |         | CEUT                  | <b>0</b> .6 | 1.0                   | pS    |
| t2 <sub>jit</sub> (φ)          | Jitter GbE                                                 | 125MHz (w/25MHz ref)<br>Integration Range 1.85MHz-20MHz    |         |                       | 0.25        | 0.45                  | pS    |
| t3 <sub>jit</sub> (φ)          | Jitter OC12                                                | 155.52MHz (w/19.44MHz ref)<br>Integration Range 12kHz-5MHz |         |                       | 0.7         |                       | pS    |
| t <sub>R</sub> /t <sub>F</sub> | Output Rise/Fall Time                                      | 20% to 80%, see Figure 12 • 100 50                         |         |                       | 500         | pS                    |       |
| Odc                            | Output Duty Cycle                                          | see Figure 13                                              | • 45 55 |                       |             | 55                    | %     |

\* Note 1: All outputs configured identically.

\* Note 2: Does not include the load current.

## **Pin Configuration**



# **Pin Assignments**

| Pin No. | Pin Name  | Туре                      | Description                                                                                                                          |  |  |  |
|---------|-----------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1       | Q1        | Output                    | Channel 1 Positive Clock Output                                                                                                      |  |  |  |
| 2       | Q1        | Output                    | Channel 1Inverted Clock Output                                                                                                       |  |  |  |
| 3       | VDD1C     | Power                     | Channel 1 Core Supply Voltage                                                                                                        |  |  |  |
| 4       | XTAL_IN   | Input                     | Crystal oscillator input.                                                                                                            |  |  |  |
| 5       | XTAL_OUT  | Output                    | Crystal oscillator output (external reference input)                                                                                 |  |  |  |
| 6       | FSEL1_4   | Input<br>(900KΩ pull-dwn) | Channel 4 Output frequency select 1, MSB (LVCMOS/LVTTL input).                                                                       |  |  |  |
| 7       | FSEL0_4   | Input<br>(900KΩ pull-dwn) | Channel 4 Output frequency select 0, LSB (LVCMOS/LVTTL input).                                                                       |  |  |  |
| 8       | NC        | No Connection             | Do not connect.                                                                                                                      |  |  |  |
| 9       | GND       | GND                       | Ground.                                                                                                                              |  |  |  |
| 10      | OE_4      | Input<br>(900KΩ pull-up)  | Channel 4 Output enable - LVCMOS/LVTTL active high input.<br>Outputs are enabled when OE = high. Outputs are disabled when OE = low. |  |  |  |
| 11      | VDD4C     | Power                     | Channel 4 Core Supply Voltage. )                                                                                                     |  |  |  |
| 12      | Q4        | Output                    | Channel 4 Positive Clock Output.                                                                                                     |  |  |  |
| 13      | Q4        | Output                    | Channel 4 Inverted Clock Output.                                                                                                     |  |  |  |
| 14      | VDD4D     | Power                     | Channel 4 Driver Supply Voltage.)                                                                                                    |  |  |  |
| 15      | FSEL1_3   | Input<br>(900KΩ pull-dwn) | Channel 3 Output frequency select 1, MSB (LVCMOS/LVTTL input).                                                                       |  |  |  |
| 16      | FSEL0_3   | Input<br>(900KΩ pull-dwn) | Channel 3 Output frequency select 0, LSB (LVCMOS/LVTTL input).                                                                       |  |  |  |
| 17      | NC        | No Connection             | Do not connect.                                                                                                                      |  |  |  |
| 18      | GND       | GND                       | Ground.                                                                                                                              |  |  |  |
| 19      | OE_3      | Input<br>(900KΩ pull-up)  | Channel 3 Output enable - LVCMOS/LVTTL active high input.<br>Outputs are enabled when OE = high. Outputs are disabled when OE = low. |  |  |  |
| 20      | VDD3      | Power                     | Channel 3 Core and Driver Supply Voltage.                                                                                            |  |  |  |
| 21      | Q3        | Output                    | Channel 3 Positive Clock Output.                                                                                                     |  |  |  |
| 22      | <u>Q3</u> | Output                    | Channel 3 Inverted Output.                                                                                                           |  |  |  |
| 23      | FSEL1_2   | Input<br>(900KΩ pull-dwn) | Channel 2 Output frequency select 1, MSB (LVCMOS/LVTTL input).                                                                       |  |  |  |
| 24      | FSEL0_2   | Input<br>(900KΩ pull-dwn) | Channel 2 Output frequency select 0, LSB (LVCMOS/LVTTL input).                                                                       |  |  |  |
| 25      | NC        | No Connection             | Do not connect.                                                                                                                      |  |  |  |
| 26      | OE_2      | Input<br>(900KΩ pull-up)  | Channel 2 Output enable - LVCMOS/LVTTL active high input.<br>Outputs are enabled when OE = high. Outputs are disabled when OE = low. |  |  |  |
| 27      | GND       | GND                       | Ground.                                                                                                                              |  |  |  |

# XR81411

| Pin No. | Pin Name  | Туре                      | Description                                                                                                                          |  |
|---------|-----------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--|
| 28      | VDD2      | Power                     | Channel 2 Core and Driver Supply Voltage.                                                                                            |  |
| 29      | Q2        | Output                    | Channel 2 Positive Clock Output.                                                                                                     |  |
| 30      | <u>Q2</u> | Output                    | Channel 2 Inverted Clock Output.                                                                                                     |  |
| 31      | FSEL1_1   | Input<br>(900KΩ pull-dwn) | Channel 1 Output frequency select 1, MSB (LVCMOS/LVTTL input).                                                                       |  |
| 32      | FSEL0_1   | Input<br>(900KΩ pull-dwn) | Channel 1 Output frequency select 0, LSB (LVCMOS/LVTTL input).                                                                       |  |
| 33      | NC        | No Connection             | Do not connect.                                                                                                                      |  |
| 34      | OE_1      | Input<br>(900KΩ pull-up)  | Channel 1 Output enable - LVCMOS/LVTTL active high input.<br>Outputs are enabled when OE = high. Outputs are disabled when OE = low. |  |
| 35      | VDD1D     | Power                     | Channel 1 Driver Supply Voltage.                                                                                                     |  |

netu power chan. Notice of products in this of the order of the orde

### **Functional Block Diagram**



### **Typical Performance Characteristics**

Figures 1, 2, 3 and 4 show typical phase noise performance plots for 125 MHz clock outputs on each of the four outputs. The data was taken using the industry standard Agilent E5052B instrument. The integration range is the widely referenced 12KHz to 20MHz range most often used in LAN applications.



Figure 2: Q2 - 125MHz Operation, Phase Noise at 3.3V)



Figure 4: Q4 - 125MHz Operation, Phase Noise at 3.3V

## **Application Information**

#### **Termination for LVPECL Outputs**

The termination schemes shown in Figure 5 and Figure 6 are typical for LVPECL outputs. Matched impedance layout techniques should be used for the LVPECL output pairs to minimize any distortion that could impact your maximum operating frequency. Figure 7 is an alternate termination scheme that uses a Y-termination approach.



Figure 6: XR81411 2.5V LVPECL Output Termination



Figure 7: XR81411 Alternate LVPECL Output Termination Using Y-termination

# Termination for LVCMOS Outputs

**Termination for LVDS Outputs** 

close to the destination as possible.

3.3V

The termination schemes shown in Figure 8 and Figure 9 are typical for LVDS outputs. LVDS swing is a small, typi-

cally 350mV, on 1.2V of common mode. The LVDS output

pair needs a  $100\Omega$  resistor across the differential pair as

3.3V

The termination scheme shown in Figure 10 is typical for LVCMOS outputs. A split supply approach can be used utilizing the scope's internal  $50\Omega$  impedance, as shown in Figure 11.



Figure 10: XR81411 LVCMOS Output Termination





## **Output Signal Timing Definitions**

The following diagrams clarify the common definitions of the AC timing measurements.



Figure 12: Output Rise/Fall Time and Swing



Figure 13: Output Period and Duty Cycle

## **Configurable Attributes**

The XR81411 is highly adaptable and can be configured for many different applications. The device performance of the input stage, PLL stages and the output stages can be adjusted (programmed by the factory) to meet any number of application requirements.

#### Input Stage

The XR81411's input is designed to be used with a parallel resonant crystal in the range of 10MHz to 60MHz. It can also be overdriven by an external single-ended source. The XR81411 uses a Pierce oscillator circuit that has a variable gain control and selectable capacitor load options on each of the XTAL pins.



Figure 14: XR81411 Input Stage

The XR81411 input stage also has the ability to use a startup state that can configure the gain and capacitor loading conditions different from normal operation to improve crystal startup time.

PLL Stages

Each of the independent PLLs within the XR81411 can be configured operate at any of four distinct settings. The PLL takes the REF output from the Input stage and can produce any frequency from 10MHz to 800MHz. The PLL can be configured for integer or fractional operation. The internal calibration circuitry of the XR81411 will optimize the configuration of the VCO, LPF and divider (DSM, N and Output) settings for the input and output frequencies chosen.



Figure 15: XR81411 PLL

Each of the four Universal Clocks can support up to 4 individual output frequency configurations. Once configured, the two frequency select pins, FSLEL[1:0], will determine the output frequency from the device. This allows the XR81411 to support a variety of applications. If the FSEL pins are left floating, the XR81411 will default (with internal pull-down resistors on the FSEL inputs) to the Frequency #1 output.

#### **Table 1: Output Frequency Selection**

| FSEL[1:0] | Output Frequency (MHz) |
|-----------|------------------------|
| 00        | Frequency #1           |
| 01        | Frequency #2           |
| 10        | Frequency #3           |
| 11        | Frequency #4           |
| ZZ        | Frequency #1           |
|           |                        |



Figure 16: XR81411 Output Stage

#### © 2014 Exar Corporation

#### **Configuration of Universal Clock**

For each of the stages - Input, PLL and Output - the final configuration needs to be programmed by the factory. Please contact the factory so that samples can be programmed for your specific application requirements and sent to you for your validation before ordering. To see a list of configuration options available for the XR81411 please send your request to commtechsupport@exar.com.

#### **Mechanical Dimensions**

45-Pin LGA



#### RECOMMENDED PCB LAND PATTERN



#### **Ordering Information**

| Part Number  | Package    | Green | Operating Temperature<br>Range | Packaging     | Marking |
|--------------|------------|-------|--------------------------------|---------------|---------|
| XR81411-F*   | 45-pin LGA | Yes   | -40°C to +85°C                 | Tray          | XR81411 |
| XR81411TR-F* | 45-pin LGA | Yes   | -40°C to +85°C                 | Tape and Reel | XR81411 |
| XR81411EVB   | Eval Board | N/A   | N/A                            | N/A           | N/A     |

Note: \* All devices must be factory programmed to the customer's configuration for use. Contact factory for programming options at commtechsupport@exar.com.

# **Revision History**

|                    | C C                       | h                 |                                                                                             |
|--------------------|---------------------------|-------------------|---------------------------------------------------------------------------------------------|
| Revision           | Date                      | Dr                | Description                                                                                 |
| 1A                 | November 2014             | Initial release   |                                                                                             |
|                    |                           | and may no hor be | oroducts, mentioned in this<br>ordered manufact in this<br>ordered manufact in this<br>exar |
| For Further Assist | tance:                    |                   | Con Contraction                                                                             |
| Email: commtechsu  | pport@exar.com            |                   | (EXAR)                                                                                      |
|                    | cumentation: http://www.e |                   | A New Direction in Mixed-Signal                                                             |
| 48720 Kato Road    | Tel: +1 (510              |                   | Arrew Breedon in Mixed-oighd                                                                |

#### NOTICE

Fremont, CA 95438 - USA

EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained herein are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.

Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.

Fax: +1 (510) 668-7001

λ,