# **CDK8307** # 12/13-bit, 20/40/50/65/80MSPS, Eight Channel, Ultra Low Power ADC with LVDS #### **FEATURES** - 20/40/50/65/80MSPS max sampling rate - Low Power Dissipation - 23mW/channel at 20MSPS - 35mW/channel at 40MSPS - 41mw/channel at 50MSPS - 51mW/channel at 65MSPS - 59mW/channel at 80MSPS - 72.2dB SNR at 8MHz F<sub>IN</sub> - 0.5µs startup time from Sleep - 15us startup time from Power Down - Internal reference circuitry requires no external components - Internal offset correction - Reduced power dissipation modes available - 34mW/channel at 50MSPS - /1.5dB SNR at 8MHz $F_{IN}$ - Coarse and fine gain control - 1.8V supply voltage - Serial LVDS output - 12- and 14-bit output available - Package alternatives - TOFP-80 - OFN-64 #### **APPLICATIONS** - Medical Imaging - Wireless Infrastructure - Test and Measurement - Instrumentation #### **General Description** The CDK8307 is a high performance low power octal analog-to-digital converter (ADC). The ADC employs internal reference circuitry, a serial control interface and serial LVDS output data, and is based on a proprietary structure. An integrated PLL multiplies the input sampling clock by a factor of 12 or 14, according to the LVDS output setting. The multiplied clock is used for data serialization and data output. Data and frame synchronization output clocks are supplied for data capture at the receiver. Various modes and configuration settings can be applied to the ADC through the serial control interface (SPL). Each channel can be powered down independently and data format can be selected through this interface. A full chip idle mode can be set by a single external pin. Register settings determines the exact function of this external pin. The CDK8307 designed to easily interface with field-programmable gate arrays (FPGAs) from several vendors. The very low startup times of the CDK8307 allow significant power reduction in duty-cycle systems, by utilizing the Sleep Mode or Power Down Mode when the eceive path is idle. # Block Diagram | Table of Contents | Table 6. LVDS Output Drive Strength for | |------------------------------------------------------|---------------------------------------------------| | <b>Features</b> | LCLK, FCLK, and Data | | Applications 1 | Table 7. LVDS Internal Termination | | General Description | Programmability | | Block Diagram 1 | Table 8. LVDS Output Internal Termination 20 | | Table of Contents | Table 9. Analog Input Invert | | Ordering Information | Table 10. LVDS Test Patterns | | Pin Configurations4 | Table 11. Programmable Gain | | Pin Assignments 5-8 | Table 12. Gain Setting for Channels 1-8 | | <b>Absolute Maximum Ratings</b> 9 | Table 13. LVDS Clock Programmability and | | Reliability Information9 | Data Output Modes | | ESD Protection9 | Figure 6. Phase Programmability Modes for LCLK 23 | | <b>Recommended Operating Conditions</b> 9 | Figure 7. SDR Interface Modes | | Electrical Characteristics | Table 14. Number of Serial Output Bits | | Electrical Characteristics – CDK8307A10-11 | Figure & LVDS Output Timing Adjustment | | Electrical Characteristics – CDK8307B 11 | Table 15. Full Scale Control | | Electrical Characteristics – CDK8307C11-12 | Table 16. Register Values with Corresponding | | Electrical Characteristics – CDK8307D12-13 | Table 10 Clock Frequency | | Electrical Characteristics – CDK8307E 13 | Table 18. Clock Frequency Settings | | Digital and Timing Electrical Characteristics 1 | Table 19. Performance Control | | LVDS Timing Diagrams | Table 20. Performance Control Settings | | Figure 1. 12-bit Output, DDR Mode | Table 21. External Common Mode Voltage | | Figure 2. 14-bit Output, DDR Mode | Buffer Driving Strength | | Figure 3. 12-bit Output, SDR Mode | Theory of Operation | | Figure 4 Data Timbina | Recommended Usage | | Serial Interface 16 | Analog Input | | Timing Diagram | Figure 9. Input Configuration Diagram | | Figure 5. Serial Port Interface Toning Diagram 16 | DC-Coupling | | Table 1. Serial Port Interface Timing Definitions 16 | Figure 10. DC-Coupled Input27 | | Register Initialization | AC-Coupling | | Serial Register Map17-18 | Figure 11. Transformer Coupled Input | | Table 2. Summary of Functions Supported | Figure 12. AC-Coupled Input | | by Serial Interface17-18 | Figure 13. Alternative Input Network | | <b>Description of Serial Registers</b> 18-25 | Clock Input and Jitter Considerations | | Table 3. Software Reset | Mechanical Dimensions30-31 | | Table 4. Power-Down Modes | QFN-64 Package30 | | Table 5. LVDS Drive Strength Programmability 19 | TQFP-80 Package | ## **Ordering Information** | Part Number | Speed | Package | Pb-Free | RoHS Compliant | Operating Temperature Range | Packaging Method | |---------------|------------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | CDK8307AITQ80 | 20MSPS | TQFP-80 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307AILP64 | 20MSPS | QFN-64 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307BITQ80 | 40MSPS | TQFP-80 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307BILP64 | 40MSPS | QFN-64 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307CITQ80 | 50MSPS | TQFP-80 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307CILP64 | 50MSPS | QFN-64 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307DITQ80 | 65MSPS | TQFP-80 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307DILP64 | 65MSPS | QFN-64 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307EITQ80 | 80MSPS | TQFP-80 | Yes | Yes | -40°C to +85°C | Tray | | CDK8307EILP64 | 80MSPS | QFN-64 | Yes | Yes | -40°C to +85°C | Tray | | | <b>~</b> X | le produc | i or pro | ducts in ordered considered consi | -40°C to 185°C | | # Pin Configurations QFN-64 TQFP-80 # Pin Assignments - QFN | Pin No. | Pin Name | Description | |-------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | QFN-64 | | | | 49, 50, 57 | AVDD | Analog power supply, 1.8V | | 3, 6, 9, 37, 40, 43, 46 | AVSS | Analog ground | | 1 | IP1 | Positive differential input signal, channel 1 | | 2 | IN1 | Negative differential input signal, channel 1 | | 4 | IP2 | Positive differential input signal, channel 2 | | 5 | IN2 | Negative differential input signal, channel 2 | | 7 | IP3 | Positive differential input signal, channel 3 | | 8 | IN3 | Negative differential input signal, channel 3 | | 10 | IP4 | Positive differential input signal, channel 4 | | 11 | IN4 | Negative differential input signal, channel 4 | | 38 | IP5 | Positive differential input signal, channel 5 | | 39 | IN5 | Negative differential input ignation and 5 | | 41 | IP6 | Positive differential input signal, channel 6 | | 42 | IN6 | Negative differential input signal, channel 6 | | 44 | IP7 | Positive differential input signal, channel 7 | | 45 | IN7 | Negative differential input signal, channel 7 | | 47 | IP8 | Positive differential input signal, channel 8 | | 48 | IN8 | Negative differential input signal, channel 8 | | 12, 14, 36 | DVSS | Digital ground | | 35 | DVDD | Digital and I/O lower supply, 1.8V | | 13 | PD ( | Power-down input. Activate after applying power in order to initialize the ADC correctly. Alternatively use the SPI power down feature. | | 15 | D1P | WDS channel 1, positive output | | 16 | D110 7 | LVDS thannel 1, negative output | | 17 | <b>O</b> 2P <b>C</b> 2 | LVOS channel 2, positive output | | 18 | DZN | WDS channel 2, negative output | | 19 | O D3P | LVDS channel 3, positive output | | 20 | Ð3N | LVDS channel 3, negative output | | 21 | D4P | LVDS channel 4, positive output | | 22 | 704N | LVDS channel 4, negative output | | 27 | D5P | LVDS channel 5, positive output | | 28 | D5N | LVDS channel 5, negative output | | 29 | D6P | LVDS channel 6, positive output | | 30 | D6N | LVDS channel 6, negative output | | 31 | D7P | LVDS channel 7, positive output | | 32 | D7N | LVDS channel 7, negative output | | 33 | D8P | LVDS channel 8, positive output | | 34 | D8N | LVDS channel 8, negative output | | 23 | FCLKP | LVDS frame clock (1x), positive output | | 24 | FCLKN | LVDS frame clock (1x), negative output | | 25 | LCLKP | LVDS bit clock, positive output | ## Pin Assignments QFN (Continued) | Pin No. | Pin Name | Description | |----------------|----------|--------------------------------------------------------| | 26 | LCLKN | LVDS bit clock, negative output | | 51, 54, 55, 56 | NC | Not connected | | 52 | TP | Test pin. Leave open (un-connected) or connect to GND. | | 53 | VCM | Common mode output pin, 0.5 AVDD | | 58 | CLKP | Positive differential input clock | | 59 | CLKN | Negative differential input clock. | | 60 | OVDD | Digital CMOS inputs supply voltage (1.7V to 3.6V) | | 61 | CSN | Chip select enable. Active low. | | 62 | SDATA | Serial data input | | 63 | SCLK | Serial clock input | | 64 | RESETN | Reset SPI interface | The product of products more dingraphic ordered (OBS) The product of products are no ordered (OBS) The product of products are no ordered (OBS) # Pin Assignments - TQFP | Pin No. | Pin Name | Description | |------------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------| | TQFP | | | | 1, 7, 14, 47, 54, 60, 63, 70 | AVDD | Analog power supply, 1.8V | | 4, 8, 11, 50, 53, 57, 68, 73, 74, 79, 80 | AVSS | Analog ground | | 2 | IP1 | Positive differential input signal, channel 1 | | 3 | IN1 | Negative differential input signal, channel 1 | | 5 | IP2 | Positive differential input signal, channel 2 | | 6 | IN2 | Negative differential input signal, channel 2 | | 9 | IP3 | Positive differential input signal, channel 3 | | 10 | IN3 | Negative differential input signal channels | | 12 | IP4 | Positive differential input signal change 4 | | 13 | IN4 | Negative differential input signal, channel 4 | | 48 | IP5 | Positive differential input agnal, channel 5 | | 49 | IN5 | Negative differential input signal, channel 5 | | 51 | IP6 | Positive differential input signal, channel 6 | | 52 | IN6 | Negative differential input signal, channel 6 | | 55 | IP7 | Positive differential input signal, channel 7 | | 56 | IN7 | Negative differential inputs gnal, channel 7 | | 58 | IP8 | Positive differential input signal, channel 8 | | 59 | IN8 | Negative differential input signal, channel 8 | | 15, 17, 18, 26, 36, 43, 44, 46 | DVSS | Digital ground | | 25, 35 | DVDD | Digital and I/O power supply, 1.8V | | 16 | PD | Power-down input. Activate after applying power in order to initialize the ADE correctly. Alternatively use the SPI power down feature. | | 19 | LCK | LVDS of clock, positive output | | 20 | LOKN | LVDS bit clock, negative output | | 21 | D1P0 | DS channel 1, positive output | | 22 | Q DAN | LVDS channel 1, negative output | | 23 | <b>D</b> 2P | LVDS channel 2, positive output | | 24 | D2N | LVDS channel 2, negative output | | 27 | <b>0</b> 8P | LVDS channel 3, positive output | | 28 | D3N | LVDS channel 3, negative output | | 29 | D4P | LVDS channel 4, positive output | | 30 | D4N | LVDS channel 4, negative output | | 31 | D5P | LVDS channel 5, positive output | | 32 | D5N | LVDS channel 5, negative output | | 33 | D6P | LVDS channel 6, positive output | | 34 | D6N | LVDS channel 6, negative output | | 37 | D7P | LVDS channel 7, positive output | | 38 | D7N | LVDS channel 7, negative output | | 39 | D8P | LVDS channel 8, positive output | | 40 | D8N | LVDS channel 8, negative output | ## Pin Assignments - TQFP (Continued) | Pin No. | Pin Name | Description | |--------------------|----------|--------------------------------------------------------| | 41 | FCLKP | LVDS frame clock (1x), positive output | | 42 | FCLKN | LVDS frame clock (1x), negative output | | 45 | RESETN | Reset SPI interface | | 61 | TP | Test pin. Leave open (un-connected) or connect to GND. | | 62, 64, 66, 67, 69 | NC | Not connected | | 65 | VCM | Common mode output pin, 0.5 AVDD | | 71 | CLKP | Positive differential input clock | | 72 | CLKN | Negative differential input clock. | | 75 | OVDD | Digital CMOS inputs supply voltage (1.7V to 3.6V) | | 76 | CSN | Chip select enable. Active low. | | 77 | SDATA | Serial data input | | 78 | SCLK | Serial clock input | Serial clock input Serial clock input Serial clock input Serial clock input The product are no ordered like not li #### **Absolute Maximum Ratings** The safety of the device is not guaranteed when it is operated above the "Absolute Maximum Ratings". The device should not be operated at these "absolute" limits. Adhere to the "Recommended Operating Conditions" for proper device function. The information contained in the Electrical Characteristics tables and Typical Performance plots reflect the operating conditions noted on the tables and plots. | Parameter | Reference Pin | Min | Max | Unit | |-------------------------------------|---------------|------|--------------|------| | AVDD | AVSS | -0.3 | +2.3 | V | | DVDD | DVSS | -0.3 | +2.3 | V | | OVDD | AVSS | -0.3 | +3.9 | V | | AVSS, DVSS | DVSS / AVSS | -0.3 | +0.3 | V | | Analog inputs and outpts (IPx, INx) | AVSS | -0.3 | +2.3 | V | | CLKx | AVSS | -0.3 | +8.9 | V | | LVDS outputs | DVSS | -0.3 | <b>#2.</b> 3 | V | | Digital inputs | DVSS | -0.3 | +3.9 | V | ## Reliability Information | Parameter | Min To | Max | Unit | |-----------------------------------|-----------|------|------| | Junction Temperature | The Wo | TBD | °C | | Storage Temperature Range | -60 | +150 | °C | | Lead Temperature (Soldering, 10s) | J-STD-020 | | | #### **ESD Protection** | Product | QFN-64 | |----------------------------|--------| | Human Body Model (HBM) | 2kV | | Charged Device Model (CDM) | 500V | # Recommended Operating Conditions | Parameter | | | 9, 6 | Min | Тур | Max | Unit | |-----------------------------|----|---|------|-----|-----|-----|------| | Operating Temperature Range | 20 | 0 | .0 | -40 | | +85 | °C | This device can be damaged by ESD Even though this product is protected with state-of-the-art ESD protection circuitry, damage may occur of the device is not handled with appropriate precautions. ESD damage may range from device failure to performance degradation. Analog circuitry may be more susceptible to damage as vary small parametric changes can result impecification noncompliance. #### **Electrical Characteristics** (AVDD = 1.8V, DVDD = 1.8V, OVDD = 1.8V, 50MSPS clock, 50% clock duty cycle, -1dBFS 8MHz input signal, 14-bit output, unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|---------------------------------------|-------------------------------------------------------------------------|---------------------|----------------------|----------------------|----------| | DC Accuracy | , | | | | | | | | No Missing Codes | | | Guaranteed | 1 | | | | Offset Error | Offset error after digital offset cancellation | | 1 | | LSB | | | Gain Error | | | | ±6 | %FS | | | Gain Matching | Gain matching between channels. ±3sigma value at worst case conditions. | | ±0.5 | | %FS | | DNL | Differential Non-Linearity | 12-bit level | | ±0.2 | | LSB | | INL | Integral Non-Linearity | 12-bit level | | ±0.6 | | LSB | | V <sub>CMO</sub> | Common Mode Voltage Output | | | V <sub>AVDD</sub> /2 | | V | | Analog Inpu | t | | | | | | | V <sub>CMI</sub> | Input Common Mode | Analog input common mode voltage | V <sub>M</sub> -0.1 | | V <sub>CM</sub> +0.2 | V | | V <sub>FSR</sub> | Full Scale Range | Differential input voltage range | | 2.0 | | $V_{pp}$ | | | Input Capacitance | Differential input capacitance | | 2 | | pF | | | Bandwidth | Input bandwidth | 500 | | | MHz | | Power Suppl | y | 26,71, | | | | | | AVDD | Analog Supply Voltage | 401 211 | 1.7 | 1.8 | 2.0 | V | | DV/DD | Digital Supply Voltage (up to 65MSPS) | Digital and output driver supply Voltage | 1.7 | 1.8 | 2.0 | V | | DVDD | Digital Supply Voltage (above 65MSPS) | Digital and output diver supply voltage | 1.8 | 1.9 | 2.0 | V | | OVDD | Digital CMOS Input Supply Voltage | The internal | 1.7 | 1.8 | 3.6 | V | #### Electrical Characteristics - CDK8307A (AVDD = 1.8V, DVDD = 1.8V, OVDD = 1.8V, 20MSPS clock, 50% clock duty cycle; AdBFS 8MHz input signal, 14-bit output, unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------|--------------------------------------|----------------------------------|-----|------|-----|-------| | Performance | e . | 0 | | | | | | CND | Circulto Naisa Datia | F <sub>IN</sub> = 8MHz | 70 | 72.2 | | dBFS | | SNR | Signal to Noise Ratio | F <sub>IN</sub> 30MHz | | 71.5 | | dBFS | | SINAD | Signal to Noise and Distortion Ratio | = 8MHz | 69 | 71.5 | | dBFS | | SINAD | Signal to Noise and Distortion Ratio | $F_{IN} = 30MHz$ | | 70.7 | | dBFS | | SFDR | Spurious Free Dynamic Range | F <sub>IN</sub> = 8MHz | 75 | 82 | | dBc | | SFDK | Spurious Free Dynamic Range | $F_{IN} = 30MHz$ | | 77 | | dBc | | HD3 | D2 Second order Harmonic Distortion | $F_{IN} = 8MHz$ | 85 | 95 | | dBc | | HD2 | Second order Harmonic Distortion | $F_{IN} = 30MHz$ | | 95 | | dBc | | HD3 | Third and an Hammania Distantian | $F_{IN} = 8MHz$ | 75 | 82 | | dBc | | HD3 Third order Harmonic Distortion | $F_{IN} = 30MHz$ | | 77 | | dBc | | | ENOB | Effective number of Bits | $F_{IN} = 8MHz$ | | 11.6 | | bits | | ENUB | Effective number of bits | $F_{IN} = 30MHz$ | | 11.5 | | bits | | Crosstalk | | See note (1) on page 13 | | 95 | | dBc | | Power Suppl | ly | | | | | | | | Analog supply current | | | 47 | | mA | | | Digital supply current | Digital and output driver supply | | 54 | | mA | | | Analog power Dissipation | | | 84 | | mW | | | Digital power Dissipation | | | 97 | | mW | | | Total power Dissipation | | | 180 | | mW | | | Power Down Dissipation | Power down mode | | 10 | | μW | | | Sleep Mode Dissipation | Deep sleep mode | | 30 | | mW | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------|--------------------------------|-----------------------------------------------|-----|-----|-----|-------| | | Sleep Channel Mode Dissipation | All channels. in sleep ch. mode (light sleep) | | 46 | | mW | | | Sleep Channel Mode Savings | Power dissipation savings per channel off | | 17 | | mW | | Clock Inputs | | | | | | | | | Maximum Conversion Rate | | 20 | | | MSPS | | | Minimum Conversion Rate | | | | 15 | MSPS | # Electrical Characteristics - CDK8307B (AVDD = 1.8V, DVDD = 1.8V, OVDD = 1.8V, 40MSPS clock, 50% clock duty cycle, -1dBFS 8MHz input signal, 14-bit output, unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------|--------------------------------------|-----------------------------------------------|-----|------|-----|-------| | Performance | ' | ' | | | | | | CNID | Cincol to Maior Both | F <sub>IN</sub> = 8MHz | 30 | 72.2 | | dBFS | | SNR | Signal to Noise Ratio | $F_{IN} = 30MHz$ | O | 71.5 | | dBFS | | CINIAD | Cinnal to Naise and Distortion Datis | F <sub>IN</sub> = 8MHz | 69 | 71.5 | | dBFS | | SINAD | Signal to Noise and Distortion Ratio | $F_{IN} = 30MHz$ | | 70.7 | | dBFS | | SFDR | Courieus Frae Dunamia Dange | F <sub>IN</sub> = 8MHz | 75 | 82 | | dBc | | SFDK | Spurious Free Dynamic Range | $F_{IN} = 30MHz$ | | 77 | | dBc | | HD2 | Second order Harmonic Distortion | $F_{IN} = 8MHz$ | 85 | 95 | | dBc | | ПИ | Second order Harmonic Distortion | $F_{IN} = 30MHz$ | | 95 | | dBc | | HD3 | Third order Harmonic Distortion | $F_{IN} = 8MHz$ | 75 | 82 | | dBc | | נטח | Third order Harmonic Distortion | $F_{IN} = 30MHz$ | | 77 | | dBc | | ENOB | Effective number of Bits | $F_{IN} = 8MHz$ | | 11.6 | | bits | | LINOD | Lifective number of bits | $F_{IN} = 30MHz$ | | 11.5 | | bits | | Crosstalk | | See note (1) on page 18 | | 95 | | dBc | | Power Supply | | 01010101 | | | | | | | Analog supply current | ( 0 ,0 | | 90 | | mA | | | Digital supply current | Digital and Output driver supply | | 67 | | mA | | | Analog power Dissipation | | | 162 | | mW | | | Digital power Dissipation | X O X | | 120 | | mW | | | Total power Dissipation | 200 | | 280 | | mW | | | Power Down Dissipation | Power down mode | | 10 | | μW | | | Sleep Mode Dissipation | Deep sleep mode | | 41 | | mW | | | Sleep Channel Mode Dissipation | All channels. in sleep ch. mode (light sleep) | | 71 | | mW | | | Sleep Channel Mode Savings | Power dissipation savings per channel off | | 26 | | mW | | Clock Inputs | 2 | | | | | | | | Maximum Conversion Rate | | 40 | | | MSPS | | | Minimum Conversion Rate | | | | 20 | MSPS | #### Electrical Characteristics - CDK8307C (AVDD = 1.8V, DVDD = 1.8V, OVDD = 1.8V, 50MSPS clock, 50% clock duty cycle, -1dBFS 8MHz input signal, 14-bit output, unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------|--------------------------------------|-------------------------|-----|------|-----|-------| | Performance | | | | | | | | CND | Signal to Noise Ratio | F <sub>IN</sub> = 8MHz | 70 | 72.2 | | dBFS | | SNR | | $F_{IN} = 30MHz$ | | 71.5 | | dBFS | | CINAD | Circulto Naise and Distantian Datio | F <sub>IN</sub> = 8MHz | 69 | 71.5 | | dBFS | | SINAD | Signal to Noise and Distortion Ratio | F <sub>IN</sub> = 30MHz | | 70.7 | | dBFS | | | | | | | | , | |--------------|------------------------------------|-----------------------------------------------|-----|------|-----|-------| | Symbol | Parameter | Conditions | Min | Тур | Max | Units | | CEDD | 6 . 5 . 5 . 5 | $F_{IN} = 8MHz$ | 75 | 82 | | dBc | | SFDR | Spurious Free Dynamic Range | $F_{IN} = 30MHz$ | | 77 | | dBc | | LIDO | Consider the University Birthelian | F <sub>IN</sub> = 8MHz | 85 | 95 | | dBc | | HD2 | Second order Harmonic Distortion | F <sub>IN</sub> = 30MHz | | 95 | | dBc | | LIDO | Third and a Harmania Bistoriia | $F_{IN} = 8MHz$ | 75 | 82 | | dBc | | HD3 | Third order Harmonic Distortion | F <sub>IN</sub> = 30MHz | | 77 | | dBc | | ENOD | Effective and Pite | $F_{IN} = 8MHz$ | | 11.6 | | bits | | ENOB | Effective number of Bits | F <sub>IN</sub> = 30MHz | | 11.5 | | bits | | Crosstalk | | See note (1) on page 13 | | 95 | | dBc | | Power Suppl | У | | | | | | | | Analog supply current | | | 111 | | mA | | | Digital supply current | Digital and output driver supply | | 73 | | mA | | | Analog power Dissipation | .6 | 8 | 200 | | mW | | | Digital power Dissipation | in. | 100 | 132 | | mW | | | Total power Dissipation | , A W | | 331 | | mW | | | Power Down Dissipation | Power down mode | | 10 | | μW | | | Sleep Mode Dissipation | Deep sleep mode | | 46 | | mW | | | Sleep Channel Mode Dissipation | All channels. in sleep ch. mode (light sleep) | | 83 | | mW | | | Sleep Channel Mode Savings | Power dissipation savings per channel off | | 31 | | mW | | Clock Inputs | | 30, 0, | | | | | | | Maximum Conversion Rate | 46.49 | 50 | | | MSPS | | | Minimum Conversion Rate | 21.51 | | | 20 | MSPS | ## Electrical Characteristics - CDK8307D (AVDD = 1.8V, DVDD = 1.8V, OVDD = 1.8V, 65MSPS clock, 50% clock duty vole, DBFS 8MHz input signal, 14-bit output, unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------|--------------------------------------|-----------------------------------------------|-----|------|-----|-------| | Performance | | or he de | | | | | | CND | Signal to Noise Ratio | Fig = 8MHz | 70 | 72.2 | | dBFS | | SNR | Signal to Noise Ratio | F <sub>IN</sub> = 30MHz | | 71.5 | | dBFS | | SINAD | Signal to Noise and Distortion Ratio | F <sub>I</sub> 8MHz | 69 | 71.5 | | dBFS | | SINAD | Signal to Noise and Distortion Ratio | F <sub>IN</sub> = 30MHz | | 70.7 | | dBFS | | SFDR | Courieus Eres Dunamis Dage | F <sub>IN</sub> = 8MHz | 75 | 82 | | dBc | | SFDK | Spurious Free Dynamic Raige | F <sub>IN</sub> = 30MHz | | 77 | | dBc | | HD2 | Cocond audor Harmonic Distation | $F_{IN} = 8MHz$ | 85 | 95 | | dBc | | ПИZ | Second order Harmonic Distortion | $F_{IN} = 30MHz$ | | 95 | | dBc | | ПРЗ | Third order Harmonic Distortion | $F_{IN} = 8MHz$ | 75 | 82 | | dBc | | HD3 | Tillid older Harmonic Distortion | $F_{IN} = 30MHz$ | | 77 | | dBc | | ENOR | Effective number of Dite | $F_{IN} = 8MHz$ | | 11.6 | | bits | | ENOB | Effective number of Bits | $F_{IN} = 30MHz$ | | 11.5 | | bits | | Crosstalk | | See note (1) on page 13 | | 95 | | dBc | | Power Suppl | у | | | | | | | | Analog supply current | | | 143 | | mA | | | Digital supply current | Digital and output driver supply | | 83 | | mA | | | Analog power Dissipation | | | 257 | | mW | | | Digital power Dissipation | | | 149 | | mW | | | Total power Dissipation | | | 405 | | mW | | | Power Down Dissipation | Power down mode | | 10 | | μW | | | Sleep Mode Dissipation | Deep sleep mode | | 54 | | mW | | | Sleep Channel Mode Dissipation | All channels. in sleep ch. mode (light sleep) | | 103 | | mW | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------|----------------------------|-------------------------------------------|-----|-----|-----|-------| | | Sleep Channel Mode Savings | Power dissipation savings per channel off | | 38 | | mW | | Clock Inputs | | | | | | | | | Maximum Conversion Rate | | 65 | | | MSPS | | | Minimum Conversion Rate | | | | 20 | MSPS | #### Electrical Characteristics - CDK8307E (AVDD = 1.8V, DVDD = 1.8V, OVDD = 1.8V, 80MSPS clock, 50% clock duty cycle, -1dBFS 8MHz input signal, 12-bit output, unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------|--------------------------------------|-----------------------------------------------|------|------|-----|-------| | Performance | | | , | | , | | | CNID | G: 1. N : 5 :: | F <sub>IN</sub> = 8MHz | 68.5 | 70.1 | | dBFS | | SNR | Signal to Noise Ratio | F <sub>IN</sub> = 30MHz | | 70 | | dBFS | | CTNIAD | Cincollo Naise and Biologica Balin | F <sub>IN</sub> = 8MHz | 68 | 69.6 | | dBFS | | SINAD | Signal to Noise and Distortion Ratio | $F_{IN} = 30MHz$ | O | 69.5 | | dBFS | | CEDD | Carriera Franco Di mannia Danga | F <sub>IN</sub> = 8MHz | 74 | 77 | | dBc | | SFDR | Spurious Free Dynamic Range | $F_{IN} = 30MHz$ | | 76 | | dBc | | HD2 | Second order Harmonic Distortion | $F_{IN} = 8MHz$ | 85 | 90 | | dBc | | ПОZ | Second order Harmonic Distortion | $F_{IN} = 30MHz$ | | 90 | | dBc | | HD3 | Third order Harmonic Distortion | $F_{IN} = 8MHz$ | 75 | 77 | | dBc | | מחח | THIRD ORder Harmonic Distortion | $F_{IN} = 30MHz$ | | 76 | | dBc | | ENOB | Effective number of Bits | $F_{IN} = 8MHz$ | | 11.3 | | bits | | ENUD | Effective number of bits | $F_{IN} = 30MHz$ | | 11.3 | | bits | | Crosstalk | | See note (1) on page 13 | | 95 | | dBc | | Power Supply | / | 4116 46, 16 | | | | | | | Analog supply current | 100 100 100 | | 173 | | mA | | | Digital supply current | Digital and output driver supply | | 88 | | mA | | | Analog power Dissipation | ( 0 0 | | 312 | | mW | | | Digital power Dissipation | (0, 0, | | 158 | | mW | | | Total power Dissipation | | | 470 | | mW | | | Power Down Dissipation | Power down mode | | 10 | | μW | | | Sleep Mode Dissipation | Deep sleep mode | | 56 | | mW | | | Sleep Channel Mode Dissipation | All channels. in sleep ch. mode (light sleep) | | 116 | | mW | | | Sleep Channel Mode Savings | Power dissipation savings per channel off | | 44 | | mW | | Clock Inputs | 1/12/10/10 | | | | | | | | Maximum Conversion Rate | | 80 | | | MSPS | | | Minimum Conversion Rate | | | | 40 | MSPS | # **Digital and Timing Electrical Characteristics** (AVDD = 1.8V, DVDD = 1.8V, OVDD = 1.8V, unless otherwise noted) | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------|---------------------------|-------------------------------------------------|------|-------------------|------------------------|-----------| | Clock Inputs | | | | | | | | | Duty Cycle | | 20 | | 80 | %high | | | Compliance | | CMO | S, LVDS, LV | PECL | | | | Input range, differential | Differential input swing | ±200 | | | $mV_{pp}$ | | | Input range, sine | Differential input swing, sine wave clock input | ±800 | | | $mV_{pp}$ | | | Input range, CMOS | CLKN connected to ground | | V <sub>OVDD</sub> | | $mV_{pp}$ | | | Input common mode voltage | Keep voltages within gnd and voltage of OVDD | 0.3 | | V <sub>OVDD</sub> -0.3 | V | | | Input capacitance | Differential | | 2 | | pF | | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |----------------------|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|-----------------| | Logic Inputs | (CMOS) | | , | | , | | | | | V <sub>OVDD</sub> ≥ 3.0V | 2 | | | V | | $V_{\mathrm{IH}}$ | High Level Input Voltage | $V_{OVDD} = 1.7V - 3.0V$ | 0.8 • V <sub>OVDD</sub> | | | V | | | | V <sub>OVDD</sub> ≥ 3.0V | 0 | | 0.8 | V | | $V_{\mathrm{IL}}$ | Low Level Input Voltage | $V_{OVDD} = 1.7V - 3.0V$ | 0 | | 0.2 • V <sub>OVDD</sub> | V | | $I_{\mathrm{IH}}$ | High Level Input Leakage Current | | | | ±10 | μA | | $I_{IL}$ | Low Level Input Leakage Current | | | | ±10 | μΑ | | $C_{\mathrm{I}}$ | Input Capacitance | | | 3 | | pF | | Data Output | s (LVDS) | | | | | | | | Compliance | | | LV | DS | | | V <sub>OUT</sub> | Differential Output Voltage | | | 350 | | mV | | V <sub>CM</sub> | Output Common Mode Voltage | | | 1.2 | | V | | | Output Coding | Default/Optional | Offset Bir | nary/2's Cor | nplement | | | Timing Chara | acteristics | | 10 | | | | | T <sub>AP</sub> | Aperture Delay | 11. 21. | | 0.8 | | ns | | $\epsilon_{RMS}$ | Aperture Jitter | Default/Optional | | <0.5 | | ps | | $T_PD$ | Start up Time from Power Down | Start up time from Power Down to Active Mode. References have reached 90% of final | 260 | | 992 | clock<br>cycles | | | | value: (See Seedon de Introduction) | | 15 | | μs | | T <sub>SLP</sub> | Startup Time from Sleep | Start up time from Sleep Mode to Active Mode | | 0.5 | | μs | | T <sub>OVR</sub> | Out Of Range Recovery Time | 6,00 | | 1 | | clk cycles | | T <sub>LAT</sub> | Pipeline Delay | 6,00 | | 14 | | clk cycles | | | Timing Characterisctics | 111, 46, 16 | | | | | | t <sub>data</sub> | LCLK to Data Delay Time | Excluding programmable phase shift | | 250 | | ps | | t <sub>PROP</sub> | Clock Propogation Delay | of 10 del | 7 • T <sub>LVDS</sub><br>+2.6 | 7 • T <sub>LVDS</sub><br>+3.5 | 7 • T <sub>LVDS</sub><br>+4.2 | ns | | | LVDS Bit-Clock Duty-Cycle | of no of | 45 | | 55 | % LCLK<br>cycle | | | Frame clock cycle-to-cycle jitter | al to | | | 2.5 | % LCLK<br>cycle | | T <sub>EDGE</sub> | Data Rise- and Fall Time | Calculated from 20% to 80% | | 0.4 | | ns | | T <sub>CLKEDGE</sub> | Clock Rise- and Fall Time | Start up time from Sleap Mode to Active Mode Excluding programmable phase shift Calculated from 20% to 80% Calculated from 20% to 80% | | 0.4 | | ns | #### Note: - (1) Signal applied to 7 channels ( $F_{IN0}$ ). Measurement taken on one channel with full scale at $F_{IN1}$ . $F_{IN1} = 8$ MHz, $F_{IN0} = 9.9$ MHz - (2) The outputs will be functional with higher loads. However, it is recommended to keep the load on output data bits as low as possible to keep dynamic currents and resulting switching noise at a minimum. ## LVDS Timing Diagrams Figure 1. 12-bit Output, DDR Mode Figure 3. 12-bit Output, SDR Mode Figure 4. Data Timing #### Serial Interface The CDK8307 configuration registers can be accessed through a serial interface formed by the pins SDATA (serial interface data), SCLK (serial interface clock) and CSN (chip select, active low). The following occurs when CSN is set low: - Serial data are shifted into the chip - At every rising edge of SCLK, the value present at SDATA is latched - SDATA is loaded into the register every 24th rising edge of SCLK Multiples of 24-bit words data can be loaded within a single active CSN pulse. If more than 24 bits are loaded into SDATA during one active CSN pulse, only the first 24 bits are kept. The excess bits are ignored. Every 24-bit word is divided into two parts: - The first eight bits form the register address - The remaining 16 bits form the register data Acceptable SCLK frequencies are from 20MHz down to a few hertz. Duty-cycle does not have to be tightly controlled. #### **Timing Diagram** Figure 5 shows the timing of the serial port interface. Table 1 explains the timing variables used in the Timing Diagram. Figure 5. Serial Port Interface Timing Diagram Table 1. Serial Port Interface Timing Definitions | Parameter | Descrito ion (V | Minimum Value | Unit | |------------------|--------------------------------|---------------|------| | t <sub>CS</sub> | Setup time between CSN and SCL | 8 | ns | | t <sub>ch</sub> | Hold time between CSN and SCLK | 8 | ns | | t <sub>hi</sub> | SCLK high time | 20 | ns | | t <sub>lo</sub> | SCLK low time | 20 | ns | | t <sub>clk</sub> | SCLK period | 50 | ns | | $t_s$ | Data setup time | 5 | ns | | t <sub>h</sub> | Data hold time | 5 | ns | #### Register Initialization Before CDK8307 can be used, the internal registers must be initialized to their default values and power down must be activated. This can be done immediately after applying supply voltage to the circuit. Register initialization can be done in one of two ways: - 1. By applying a low-going pulse (minimum 20ns) on the RESETN pin (asynchronous). - 2. By using the serial interface to set the RST bit high. Internal registers are reset to default values when this bit is set. The RST bit is self-reset to zero. When using this method, do not apply any low-going pulse on the RESETN pin. Power down initialization can be done in one of two ways: - 1. By applying a high-going pulse (minimum 20ns) on the PD pin (asynchronous). - 2. By cycling the SPI register 0Fhex PD bit to high (reg value '0200'hex) and then low (reg value '0000'hex). # Serial Register Map Table 2. Summary of Functions Supported by the Serial Interface | Name | Description | Default | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1 | D<br>1<br>0 | D<br>9 | D<br>8 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |-------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------|-------------|-------------|-------------|--------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------------| | rst | Software reset.<br>This bit is self-clearing | Inactive | | | | | | | | | | | | | | | | Χ | 00 | | pd_ch<8:1> | Channel-specific power-down | Inactive | | | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | sleep | Go to sleep-mode | Inactive | | | | | | | | Χ | | | | | | | | | | | pd | Go to power-down | Inactive | | | | | | | Χ | | | | | | | | | | 0F | | pd_pin_cfg<1:0> | Configures the PD pin for sleep-modes | PD pin<br>configured for<br>power-down<br>mode | | | | | Χ | X | S | | 2 | | | | | | | | OF- | | ilvds_lclk<2:0> | LVDS current drive programma-<br>bility for LCLKP and LCLKN pins | 3.5mA drive | | | | | | N | | J | Ø | | | | | Х | Х | Χ | | | ilvds_<br>frame<2:0> | LVDS current drive programma-<br>bility for FCLKP and FCLKN pins | 3.5mA drive | | | | 6 | | 8 | C | | | Χ | Χ | X | | | | | 11 | | ilvds_dat<2:0> | LVDS current drive programma-<br>bility for output data pins | 3.5mA drive | | | 3, | | S | Χ | Χ | Χ | | | | | | | | | | | en_lvds_term | Enables internal termination for LVDS buffers | Termination disabled | Ø | Х | Ò | 4 | | | | | | | | | | | | | | | term_lclk<2:0> | Programmable termination for LCLKN and LCLKP buffers | Termination disabled | | | 0 | S | | | | | | | | | | Х | X | Χ | 12 | | term_<br>frame<2:0> | Programmable termination for FCLKN and FCLKP buffers | Termination disabled | | 1 | ), | | | | | | | Х | Χ | Х | | | | | 12 | | term_dat<2:0> | Programmable termination for output data buffers | Termination disable ( | 0 | 1 | | | | Χ | Χ | Χ | | | | | | | | | | | invert_ch<8:1> | Swaps the polarity of the analog input pins electrically | IPx is positive input | | | | | | | | | Х | Х | Χ | Х | Х | Х | Х | Χ | 24 | | en_ramp | Enables a repeating full-scale ramp pattern on the output | Inactive | | | | | | | | | | Х | 0 | 0 | | | | | | | dual_custom_pat | Enable the mode wherein the output toggles between two defined codes | nactive | | | | | | | | | | 0 | Χ | 0 | | | | | 25 | | single_custom_<br>pat | Enables the mode wherein the output is a constant specified code | Inactive | | | | | | | | | | 0 | 0 | X | | | | | | | bits_cus-<br>tom1<13:0> | Bits for the single custom pattern and for the first code of the dual custom pattern. <0> is the LSB | Inactive | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | | | 26 | | bits_cus-<br>tom2<13:0> | Bits for the second code of the dual custom pattern | Inactive | Х | Χ | Χ | Χ | Х | Χ | Χ | Χ | Х | Χ | Χ | X | Х | Х | | | 27 | | gain_ch1<3:0> | Programmable gain for channel 1 | 0dB gain | | | | | | | | | | | | | Х | Χ | Χ | Χ | | | gain_ch2<3:0> | Programmable gain for channel 2 | 0dB gain | | | | | | | | | Χ | Χ | Χ | Χ | | | | | 2A | | gain_ch3<3:0> | Programmable gain for channel 3 | 0dB gain | | | | | Х | Χ | Χ | Χ | | | | | | | | | ZA | | gain_ch4<3:0> | Programmable gain for channel 4 | 0dB gain | Χ | Χ | Χ | Χ | | | | | | | | | | | | | | | gain_ch5<3:0> | Programmable gain for channel 5 | 0dB gain | Χ | Χ | Χ | Χ | | | | | | | | | | | | | | | gain_ch6<3:0> | Programmable gain for channel 6 | 0dB gain | | | | | Χ | Χ | Χ | Χ | | | | | | | | | 2B | | gain_ch7<3:0> | Programmable gain for channel 7 | 0dB gain | | | | | | | | | Χ | Χ | Χ | Χ | | | | | 20 | | gain_ch8<3:0> | Programmable gain for channel 8 | 0dB gain | | | | | | | | | | | | | Χ | Χ | Χ | Χ | | Table 2. Summary of Functions Supported by the Serial Interface (Continued) | Name | Description | Default | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1<br>1 | D<br>1<br>0 | D<br>9 | D<br>8 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------------------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------------| | phase_ddr<1:0> | Controls the phase of LCLK output relative to data | 90 degrees | | | | | | | | | | Χ | Χ | | | | | | 42 | | pat_deskew | Enable deskew pattern mode | Inactive | | | | | | | | | | | | | | | 0 | Χ | 45 | | pat_sync | Enable sync pattern mode | Inactive | | | | | | | | | | | | | | | Χ | 0 | CT | | btc_mode | Binary two's complement format for ADC output data | Straight offset binary | | | | | | | | | | | | | | X | | | | | msb_first | Serialized ADC output data comes out with MSB first | LSB-first<br>output | | | | | | | | | | | | | Х | | | | | | en_sdr | Enable SDR output mode. LCLK becomes a 12x input clock | DDR<br>output mode | | | | | | | | | | | | Χ | | | | | 46 | | fall_sdr | Controls whether the LCLK rising or falling edge comes in the middle of the data window when operating in SDR mode | Rising edge<br>of LCLK<br>comes in the<br>middle of the<br>data window | | | X | | 10 | N. C. | () () () () () () () () () () () () () ( | U | S | | | 1 | | | | | | | perfm_cntrl<2:0> | ADC performance control | Nominal | | | | 2 | | 3 | | | | | | | | Χ | Χ | Χ | 50 | | ext_vcm_bc<1:0> | VCM buffer driving strength control | Nominal | | : | ) | | | | | | | | Χ | Χ | | | | | 30 | | lvds_pd_mode | Controls LVDS power down mode | High z mode | 4 | 1 | | 6 | | | | | | | | | | | | Χ | 52 | | lvds_num_bits | Sets the number of LVDS output bits | 12-bit | Ø | | 9 | 2 | | | | | | | | | | | X | | | | lvds_advance | Advance LVDS data bits and frame clock by one clock cycle | Inactive 5 | Ó | ()<br>() | S | | ľ | | | | | | 0 | Χ | | | | | 53 | | lvds_delay | Delay LVDS data bits and frame clock by one clock cycle | Inactive | 0 | | • | | | | | | | | Χ | 0 | | | | | | | fs_cntrl<5:0> | Fine adjust ADC full scale range | 0% change 0 | | | | | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | 55 | | clk_freq<1:0> | Input clock frequency | 65MHz | | | | | | | | | | | | | | | Χ | Χ | 56 | # **Description of Serial Registers** Table 3. Software Reset | Name | Descr@tion 3 | Default | D<br>1<br>5 | | | D<br>9 | D<br>8 | | D<br>5 | | | D<br>0 | Address<br>In Hex | |------|------------------------------|----------|-------------|--|--|--------|--------|--|--------|--|--|--------|-------------------| | rst | Self-clearing software reset | Inactive | | | | | | | | | | Χ | 00 | Setting the *rst* register bit to '1', resets all internal registers including the *rst* register bit itself. Table 4. Power-Down Modes | Name | Description | Default | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1 | D<br>1<br>0 | D<br>9 | D<br>8 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |-----------------|--------------------------------------|------------------------------------------------|-------------|-------------|-------------|-------------|--------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------------| | pd_ch<8:1> | Channel-specific power-down | Inactive | | | | | | | | | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | | sleep | Go to sleep-mode | Inactive | | | | | | | | Χ | | | | | | | | | | | pd | Go to power-down | Inactive | | | | | | | Χ | | | | | | | | | | 0F | | pd_pin_cfg<1:0> | Configures the PD pin for sleep-mode | PD pin config-<br>ured for power-<br>down mode | | | | | Х | X | | | | | | | | | | | | | lvds_pd_mode | Controls LVDS power down mode | High z mode | | | | | | | | | | | | | | | | Χ | 52 | Setting $pd\_ch < n > = '1'$ , powers down channel < n > of the ADC. Setting sleep = '1', powers down the entire chip, except the band-gap reference circuit. Setting pd = '1' completely powers down the chip, including the band-gap reference circuit. Start-up time from this mode is significantly longer than from the *sleep* and $pd\_ch < n >$ modes. Setting $pdn_pin_cfg = '1'$ configures the circuit to enter sleep mode when the PD pin is set high. When $pdn_pin_cfg = '0'$ , which is the default, the circuit enters power down mode when the PD pin is set high. The <code>lvds\_pd\_mode</code> register configures whether the LVDS data output drivers are powered down or not in sleep and sleep channel modes. LCLK and FCLK drivers are not affected by this register, and are always on in sleep and sleep channel modes. If <code>lvds\_pd\_mode</code> is set low (default), the LVDS output is put in high Z, and the driver is completely powered down. If <code>lvds\_pd\_mode</code> is set high, the LVDS output is set to constant 0, and the driver is still on during sleep and sleep channel modes. Table 5. LVDS Drive Strength Programmability | Name | Description | Default | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D 1 | 1 | D<br>1 | 6 | 8 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |----------------------|---------------------------------------------------------------|-------------|-------------|-------------|-------------|-----|---|--------|---|---|--------|--------|--------|--------|--------|--------|--------|--------|-------------------| | ilvds_lclk<2:0> | LVDS current drive programmability for LCLKP and LCLKN pins. | 3.5mA drive | | ٠. ( | S | 0 | S | 5 | | | | | | | | Χ | Χ | Х | | | ilvds_<br>frame<2:0> | LVDS current drive programmability for FCLKP and FCLKN pins. | 3.5mA drive | O | | 0 | 0 | 0 | | | | | Χ | Χ | Χ | | | | | 11 | | ilvds_dat<2:0> | LVDS current drive programma-<br>bility for output data pins. | 3.5mA drive | | | 0 | 5 | | X | Х | Х | | | | | | | | | | The current delivered by the LVDS output drivers can be configured as shown in Table 6. The default current is 3.5mA, which is what the LVDS standard specifies. Setting the <code>ilvds\_lclk<2:0></code> register controls the current drive trength of the LVDS clock output on the LCLKP and LCLKN pins. Setting the *ilvds\_frame<2:0>* register controls the current drive strength of the frame clock output on the FCLKP and FCLKN pins. Setting the $ilvds\_dat < 2:0 >$ register controls the current drive strength of the data outputs on the D[8:1]P and D[8:1] N pins. Table 6. LVDS Output Drive Strength for LCLK, FCLK, and Data | ilvds_*<2:0> | LVDS Drive Strength | |--------------|---------------------| | 000 | 3.5 mA (default) | | 001 | 2.5 mA | | 010 | 1.5 mA | | 011 | 0.5 mA | | 100 | 7.5 mA | | 101 | 6.5 mA | | 110 | 5.5 mA | | 111 | 4.5 mA | Table 7. LVDS Internal Termination Programmability | Name | Description | Default | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1 | D<br>1<br>0 | D<br>9 | D<br>8 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |---------------------|------------------------------------------------------|----------------------|-------------|-------------|-------------|-------------|--------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------------| | en_lvds_term | Enables internal termination for LVDS buffers | Termination disabled | | Х | | | | | | | | | | | | | | | | | term_lclk<2:0> | Programmable termination for LCLKN and LCLKP buffers | Termination disabled | | 1 | | | | | | | | | | | | Χ | X | Χ | 12 | | term_<br>frame<2:0> | Programmable termination for FCLKN and FCLKP buffers | Termination disabled | | 1 | | | | | | | | Х | Χ | Χ | | | | | 12 | | term_dat<2:0> | Programmable termination for DxP and DxN buffers | Termination disabled | | 1 | | | | Х | Χ | Х | | | | | | | | | | The off-chip load on the LVDS buffers may represent a characteristic impedance that is not perfectly matched with the PCB traces. This may result in reflections back to the LVDS outputs and loss of signal integrity. This effect can be mitigated by enabling an internal termination between the positive and negative outputs of each LVDS buffer. Internal termination mode can be selected by setting the $en_lvds_lem$ bit to '1', thice this bit is set, the internal termination values for the bit clock, frame clock, and data buffers can be independently programmed using sets of three bits. Table 8 shows how the internal termination of the LVDS buffers are programmed. The values are typical values and can vary by up to $\pm 20\%$ from device to device and across temperature. Table 8. LVDS Output INternal Termination for LCLK, FCLK, and Data | term_*<2:0> | LVDS Internal Termination | |-------------|---------------------------| | 000 | Termination Visabled | | 001 | 280Ω € | | 010 | 1659 | | 011 | 1000 | | 100 | Ω 25Ω | | 101 | 82Ω<br>82Ω | | 110 | 7Ω | | 111 | 56Ω | | | | Presh Table 9. Analog Input Invert | Name | Description A I | Default | D<br>1<br>5 | D<br>1<br>3 | D<br>1<br>1 | D<br>9 | D<br>8 | D<br>7 | D<br>6 | D<br>5 | | | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |----------------|----------------------------------|-----------------|-------------|-------------|-------------|--------|--------|--------|--------|--------|---|---|--------|--------|--------|-------------------| | invert_ch<8:1> | Swaps the polarity of the analog | IPx is positive | | | | | | Χ | χ | Χ | Χ | Χ | Χ | Χ | Χ | 24 | | | input pins electrically | input | | | | | | | | | | | | | | | The IPx pin represents the positive analog input pin, and INx represents the negative (complementary) input. Setting the bits marked <code>invert\_ch</code> <8:1> (individual control for each channel) causes the inputs to be swapped. INx would then represent the positive input, and IPx the negative input. Table 10. LVDS Test Patterns | Name | Description | Default | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1<br>1 | D<br>1<br>0 | D<br>9 | D<br>8 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |-------------------------|------------------------------------------------------------------------------------------------------|----------|-------------|-------------|-------------|-------------|-------------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------------| | en_ramp | Enables a repeating full-scale ramp pattern on the outputs | Inactive | | | | | | | | | | Х | 0 | 0 | | | | | | | dual_custom_pat | Enable the mode wherein the output toggles between two defined codes | Inactive | | | | | | | | | | 0 | Χ | 0 | | | | | 25 | | single_custom_<br>pat | Enables the mode wherein the output is a constant specified code | Inactive | | | | | | | | | | 0 | 0 | Х | | | | | | | bits_cus-<br>tom1<13:0> | Bits for the single custom pattern and for the first code of the dual custom pattern. <0> is the LSB | Inactive | X | X | X | X | Х | X | X | X | X | X | Х | X | Χ | Х | | | 26 | | bits_cus-<br>tom2<13:0> | Bits for the second code of the dual custom pattern | Inactive | Χ | Х | Χ | Х | Χ | X | X | Х | X | Х | Χ | Х | Χ | Χ | | | 27 | | pat_deskew | Enable deskew pattern mode | Inactive | | | | | | 1 | | 1 | 0 | | | | | | 0 | Χ | 45 | | pat_sync | Enable sync pattern mode | Inactive | | | | | 1 | | Ġ | | | | | | | | Χ | 0 | 45 | To ease the LVDS synchronization setup of CDK8307, several test patterns can be set up on the outputs. Normal ADC data are replaced by the test pattern in these modes. Setting *en\_ramp* to a sets up a repeating full-scale ramp pattern on all data outputs. The ramp starts at code zero and is increased ILSB every clock cycle. It returns to zero code and starts the ramp again after reaching the full-scale code. A constant value can be set up on the outputs by setting since cost on pat to '1', and programming the desired value in bits\_custom1<13:0>. In this mode, bits\_custom1<13:0> replaces the ADC data at the output, and is controlled by LSB-first and MSB-first modes in the same way as normal ADC data are. The device may also be made to alternate between two odes by programming *dual\_custom\_pat* to '1'. The two codes are the contents of *bits\_custom1<13:0>* and *bits\_custom2* 3:0>. Two preset patterns can also be selected: - 1. Deskew pattern: Set using *pat\_deskew* this mode replaces the ADC output with '01010101010101' (two LSBs removed in 12 bit mode). - 2. Sync pattern: Set using pat\_sync the parma ADC word is replaced by a fixed 1111110000000 word. Note: Only one of the above patterns should be selected at the same time. Table 11. Programmable Gain | Name | Description | Default | | | | | | | D<br>9 | D<br>8 | | | D<br>5 | | | | | D<br>0 | Address<br>In Hex | |---------------|---------------------------------|----------|---|---|---|---|---|---|--------|--------|---|---|--------|---|---|---|---|--------|-------------------| | gain_ch1<3:0> | Programmable gain for channel 1 | 0dB gain | | | | | | | | | | | | | Χ | Χ | Χ | Χ | | | gain_ch2<3:0> | Programmable gain for channel 2 | 0dB gain | | | | | | | | | Χ | Χ | Χ | Χ | | | | | 2A | | gain_ch3<3:0> | Programmable gain for channel 3 | 0dB gain | | | | | Χ | Χ | Χ | Χ | | | | | | | | | ZA | | gain_ch4<3:0> | Programmable gain for channel 4 | 0dB gain | Χ | Χ | Χ | Χ | | | | | | | | | | | | | | | gain_ch5<3:0> | Programmable gain for channel 5 | 0dB gain | Χ | Χ | Χ | Χ | | | | | | | | | | | | | | | gain_ch6<3:0> | Programmable gain for channel 6 | 0dB gain | | | | | Χ | Χ | Χ | Χ | | | | | | | | | 2B | | gain_ch7<3:0> | Programmable gain for channel 7 | 0dB gain | | | | | | | | | Χ | Χ | Χ | Χ | | | | | ZD | | gain_ch8<3:0> | Programmable gain for channel 8 | 0dB gain | | | | | | | | | | | | | Χ | Χ | Χ | Χ | | CDK8307 includes a purely digital programmable gain option in addition to the Full-scale Control. The programmable gain of each channel can be individually set using a set of four bits, indicated as *gain\_chn<3:0>* for Channel x. The gain setting is coded in binary from 0dB to 12dB, as shown in Table 12 on the following page. Table 12. Gain Setting for Channels 1-8 | gain_chx<3:0> | Channel x Gain Setting | |---------------|------------------------| | 0000 | 0dB | | 0001 | 1dB | | 0010 | 2dB | | 0011 | 3dB | | 0100 | 4dB | | 0101 | 5dB | | 0110 | 6dB | | 0111 | 7dB | | 1000 | 8dB | | 1001 | 9dB | | 1010 | 10dB | | 1011 | 11dB | | 1100 | 12dB | | 1101 | Do not use | | 1110 | Do not use | | 1111 | Do not use | | Table 13. LVDS Cl | ock Programmability and Data O | utput Modes | 1 | | | | | | | | |-------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------------|----------------|---|---------|---|---|--------|-------------------| | Name | Description | Defa 1 5 1 1 2 | D D 1 1 1 1 0 | D D D<br>9 8 7 | | D D 5 4 | | | D<br>0 | Address<br>In Hex | | phase_ddr<1:0> | Controls the phase of LCLK output relative to data | 90 <b>Ge</b> gree 9 | | | Х | Х | | | | 42 | | btc_mode | Binary two's complement format for ADC output data | Straight offset binary | | | | | | Х | | | | msb_first | Serialized ADC output data comes out with MSB first | SB-first<br>outpo | | | | | Х | | | | | en_sdr | Enable SDR output more LCLK becomes a 12x input tock | DDR output<br>Node | | | | X | | | | 46 | | fall_sdr | Controls whether the LCLR rising or falling edge comes in the middle of the data window when operating in SDR mode. | Rising edge of LCLK comes in the middle of the data window | | | | 1 | | | | | The output interface of CDK8307 is normally a DDR interface, with the LCLK rising and falling edge transitions in the middle of alternate data windows. The phase for LCLK can be programmed relative to the output frame clock and data using bits phase\_ddr<1:0>. The LCLK phase modes are shown in Figure 6. The default timing is identical to setting $phase_ddr < 1:0 > = '10'.$ Figure 6. Phase Programmability Modes for LCL The device can also be made to operate in SDR mode by setting the *engsdr* bit to '1'. The bit clock (LCLK) is output at 12x times the input clock in this mode, two times the rate in DDR mode. Depending on the state of *fall\_sdr*, LCLK may be output in either of the two manners shown in Figure 7. As can be seed in Figure 7, only the LCLK rising (or falling) edge is used to capture the output data in SDR mode. The SDR mode is not recommended beyond 40MSPS because the LCLK frequency becomes very high. Figure XSDR Interface Modes The default data output format is offset bloary. Two's complement mode can be selected by setting the *btc\_mode* bit to '1' which inverts the MSB. The first bit of the frame (following the rising edge of FCLKP) is the LSB of the ADC output for default settings. Programming the *msb\_first* mode results in reverse bit order, and the MSB is output as the first bit following the FCLKP rising edge. Table 14. Number of Serial Output Bits | Name | Description | Default | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1 | D<br>1<br>0 | D<br>9 | D<br>8 | D<br>6 | D<br>5 | | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |---------------|-----------------------------------------------------------|----------|-------------|-------------|-------------|-------------|--------|-------------|--------|--------|--------|--------|---|--------|--------|--------|--------|-------------------| | lvds_num_bits | Sets the number if LVDS output bits | 12-bit | | | | | | | | | | | | | | Χ | | | | lvds_advance | Advance LVDS data bits and frame clock by one clock cycle | Inactive | | | | | | | | | | 0 | Χ | | | | | 53 | | lvds_delay | Delay LVDS data bits and frame clock by one clock cycle | Inactive | | | | | | | | | | Χ | 0 | | | | | | The ADC channels have 13 bits of resolution. There are two options for the serial LVDS outputs, 12 bits or 14 bits, selected by setting *lvds\_num\_bits* to '0' or '1', respectively. In 12-bit mode, the LSB bit from the ADCs are removed in the output stream. In 14-bit mode, a '0' is added in the LSB position. Power down mode must be activated after or during a change in the number of output bits. To ease timing in the receiver when using multiple ADC chips, the CDK8307 has the option to adjust the timing of the output data and the frame clock. The propagation delay with respect to the ADC input clock can be moved one LVDS clock cycle forward or backward, by using *lvds\_advance* and *lvds\_delay*, respectively. See figure 8 for details. Note that LCLK is not affected by *lvds\_delay* or *lvds\_advance* settings. Table 15. Full Scale Control | Name | Descrip on | Default | | | | D<br>9 | D<br>8 | | D<br>5 | | | | | D<br>0 | Address<br>In Hex | |---------------|----------------------------------|-----------|--|--|--|--------|--------|--|--------|---|---|---|---|--------|-------------------| | fs_cntrl<5:0> | Fine adjust ADC full scale range | 0% change | | | | | | | Χ | Χ | Χ | Χ | Х | Χ | 55 | The full-scale voltage range of CDK8307 can be adjusted using an internal 6-bit DAC controlled by the $fs\_cntrl$ register. Changing the value in the register by one step, adjusts the full-scale range approximately 0.3%. This leads to a maximum range of $\pm 10\%$ adjustment. Table 16 shows how the register settings correspond to the full-scale range. Note that the values for full-scale range adjustment are approximate. The DAC is, however, guaranteed to be monotonous. The full-scale control and the programmable gain features differ in two major ways: - 1. The full-scale control feature controls the full-scale voltage range in an analog fashion, whereas the programmable gain is a digital feature. - 2. The programmable gain feature has much coarser gain steps and larger range than the full-scale control. Table 16. Register Values with Corresponding Change in Full-Scale Range | 9 | | |----------------|-----------------------------| | fs_cntrl <5:0> | Full-Scale Range Adjustment | | 111111 | +9.7% | | | | | 100001 | +0.3% | | 100000 | +0% | | 011111 | -0.3% | | *** | | | 000000 | -10% | | | | Table 17. Clock Frequency | Name | Description | Default | | | D<br>1 | 3. | D<br>8 | .0 | Ó | D<br>6 | D<br>5 | | | D<br>0 | Address<br>In Hex | |---------------|-----------------------|------------|--|--|--------|----|--------|----|---|--------|--------|--|---|--------|-------------------| | clk_freq<1:0> | Input clock frequency | 50 - 80MHz | | | | | N | | | | | | Χ | Χ | 56 | To optimize startup time a register is provided where the input clock frequency can be set. Some internal circuitry has startup times that are frequency independent. Default counter values are set to accommodate these startup times at the maximum clock frequency. This will lead to increased startup times at low clock frequency. Setting the value of this register to the nearest higher clock frequency will reduce the count values of the internal counters, to better fit the actual startup time, such that the startup time will be reduced. The start up times from Power Down mode and Deep Sleep mode are changed by this register setting. Table 18. Clock Frequency Settings | | , 5 - | | | |----------------|-----------------------|------------------------------|--------------------| | clk_freq <1:0> | Clock Frequency (MHz) | Startur Gelay (clock cycles) | Startup Delay (µs) | | 00 | 50 - 80 | 992 | 12.4 - 19.8 | | 01 | 32.5 - 50 | 640 | 12.8 - 19.7 | | 10 | 20 - 32.5 | <b>2</b> 420 | 12.9 - 21 | | 11 | 15 20 | 260 | 13 - 17.3 | Table 19. Performance Control | Name | Description of the | Default | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1 | D<br>1<br>0 | D<br>9 | D<br>8 | D<br>7 | D<br>6 | D<br>5 | D<br>4 | D<br>3 | D<br>2 | D<br>1 | D<br>0 | Address<br>In Hex | |----------------------|-------------------------------------|---------|-------------|-------------|-------------|-------------|--------|-------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------------------| | perfm_<br>cntrl<2:0> | ADC performance control | Nominal | | | | | | | | | | | | | | Χ | Х | Х | 50 | | ext_vcm_<br>bc<1:0> | VCM buffer driving strength control | Nominal | | | | | | | | | | | Χ | Χ | | | | | 50 | There are two registers that impact performance and power dissipation. The *perfm\_cntrl* register adjusts the performance level of the ADC core. If full performance is required, the nominal setting must be used. The lowest code can be used in situations where power dissipation is critical and performance is less important. For most conditions the performance at the minimum setting will be similar to nominal setting. However, only 10-bit performance can be expected at worst case conditions. The power dissipation savings shown in Table 20 are only approximate numbers for the ADC current alone. Table 20. Performance Control Settings | performance_control <2:0> | Power Dissipation | |---------------------------|--------------------------| | 100 | -40% (lower performance) | | 101 | -30% | | 110 | -20% | | 111 | -10% | | 000 (default) | Nominal | | 001 | Do not use | | 010 | Do not use | | 011 | Do not use | The *ext\_vcm\_bc* register controls the driving strength in the buffer supplying the voltage on the VCM pin. If this pin is not in use, the buffer can be switched off. If current is drawn from the VCM pin the ording strength can be increased to keep the voltage on this pin at the correct level. Table 21. External Common Mode Voltage Buffer Driving Strength | ext_vcm_bc <1:0> | Buffer Driving Strength | |--------------------------------------------------|-------------------------| | 00 | Off (VCM floating) | | 01 (default) | Low | | 10 | High | | 11 | Max | | The product or product are not be and may not be | idered (Oxidered) | #### Therory of Operation The CDK8307 is an 8-channel, high-speed, CMOS ADC. The 13-bits given out by each channel are serialized to 12, 13 or 14-bits and sent out on a single pair of pins in LVDS format. All eight channels of the CDK8307 operate from a single differential or single ended clock. The sampling clocks for each of the eight channels are generated from the clock input using a carefully matched clock buffer tree. The 12x/13x/14x clock required for the serializer is generated internally from FCLK using a phase-locked loop (PLL). A 6x/6.5x/7x and 1x clock are also output in LVDS format, along with the data to enable easy data capture. The CDK8307 uses internally generated references that can be shorted across several devices to improve gain-matching. The differential reference value is 1V. This results in a differential input of -1V to correspond to the zero code of the ADC, and a differential input of +1V to correspond to the full-scale code (code 8191). The ADC employs a pipelined converter architecture. Each stage feeds its output data into the digital error correction logic, ensuring excellent differential linearity and no missing codes at 13-bit level. The CDK8307 operates from two sets of supplies and grounds. The analog supply and ground set is identified as AVDD and AVSS, while the digital set is identified by DVDD and DVSS. # Recommended Usage #### **Analog Input** The analog input to the CDK8307 is a switched capacitor track-and-hold amplifier optimized for differential operation. Operation at common mode voltages at mid supply is recommended even if performance will be good for the ranges specified. The VCM pin provides a voltage suitable as common mode voltage reference. The internal buffer for the VCM voltage can be switched off, and driving capabilities can be changed programming the ext\_vcm\_bc<1:0> register. Figure 9 shows a simplified drawing of the input network. The signal source must have sufficiently low output impedance to charge the sampling capacitors within one clock cycle. A small external resistor (e.g. $22\Omega$ ) in series with each input is recommended as it helps reducing transient currents and dampens ringing behavior. A small differential shunt capacitor at the chip side of the resistors may be used to provide dynamic charging currents and may improve performance. The resistors form a low pass filter with the capacitor, and values must therefore be determined by requirements for the application. ## DC-Coupling Figure 10 shows a recommended configuration for DC-coupling. Note that the common mode input voltage must be controlled according to specified values. Preferably, the CM\_EXT output should be used as a reference to set the common mode voltage. The input amplifier could be inside a companion chip or could be a dedicated amplifier. Several suitable single ended to differential driver amplifiers exist in the market. The system designer should make sure the specifications of the selected amplifier is adequate for the total system, and that driving capabilities comply with the CDK8307 input specifications. Detailed configuration and usage instructions must be found in the documentation of the selected driver, and the values given in Figure 10 must be varied according to the recommendations for the driver. Figure 10. DC-Coupled Input #### **AC-Coupling** A signal transformer or series capacitors can be used to make an AC-coupled input network. Figure 11 shows a recommended configuration using a transformer. Make sure that a transformer with sufficient linearity is selected, and that the bandwidth of the transformer is appropriate. The bandwidth should exceed the sampling rate of the ADC with at least a factor of 10. It is also important to keep phase mismatch between the differential ADC inputs small for good HD2 performance. This type of transformer coupled input is the preferred configuration for high frequency signals as most differential amplifiers do not have adequate performance at high frequencies. Magnetic coupling between the transformers and PCB traces may impact channel crosstalk, and must hence be taken into account during PCB layout. Figure 11. Transformer Coupled Input If the input signal is traveling a long physical distance from the signal source to the transformer (for example a long cable), kick-backs from the ADC will also travel along this distance. If these kick-backs are not terminated properly at the source side, they are reflected and will add to the input signal at the ADC input. This could reduce the ADC performance. To avoid this effect, the source must effectively terminate the ADC kick-backs, or the traveling distance should be very short. If this problem could not be avoided, the circuit in Figure 10 can be used. Figure 12 shows AC-coupling using capacitors. Resistors from the CM\_EXT output, RCM, should be used to bias the differential input signals to the correct voltage. The series capacitor, CI, form the high-pass pole with these resistors, and the values must therefore be determined based on the requirement to the high-pass cut-off frequency. Figure 120 AC-Coupled Input Note that startup time from Sleep Mode and Power Down Mode will be affected by this filter as the time required to charge the series capacitors is dependent on the filter cut-off frequency. If the input signal has a long traveling distance, and the kick-backs from the ADC not are effectively terminated at the signal source, the input network of Figure 13 can be used. The configuration is designed to attenuate the kickback from the ADC and to provide an input impedance that looks as resistive as possible for frequencies below evquist. Figure 13: Alternative Input Network Values of the series inductor will however depend on board design and conversion rate. In some instances a shunt capacitor in parallel with the termination resistor (e.g. 33pF) may improve ADC performance further. This capacitor attenuate the ADC kick-back even more, and minimize the kicks traveling towards the source. However the impedance match seen into the transformer becomes worse. #### Clock Input and Jitter Considerations Typically high-speed ADCs use both clock edges to generate internal timing signals. In the CDK8307 only the rising edge of the clock is used. Hence, input clock duty cycles between 20% and 80% is acceptable. The input clock can be supplied in a variety of formats. The clock pins are AC-coupled internally, and hence a wide common mode voltage range is accepted. Differential clock sources as LVDS, LVPECL or differential sine wave can be connected directly to the input pins. For CMOS inputs, the CLKN pin should be connected to ground, and the CMOS clock signal should be connected to CLKP. For differential sine wave clock input the amplitude must be at least $\pm 0.8 \rm V_{DD}$ . The quality of the input clock is extremely important for high-speed, high-resolution ADCs. The contribution to SNR from clock jitter with a full scale signal at a given frequency is shown in equation below. $$SNR_{iitter} = 20 \cdot log (2 \cdot \pi \cdot F_{IN} \cdot \varepsilon_t)$$ where $F_{IN}$ is the signal frequency, and $\mathcal{E}_t$ is the total rms jitter measured in seconds. The rms jitter is the total of jitter sources including the clock generation circuitry, distribution and internal ADC circuitry. For applications where jitter may limit the obtainable performance, it is of utmost importance to limit the clock jitter. This can be obtained by using precise and stable clock references (e.g. crystal oscillators with good jitter specifications) and make sure the clock distribution is well controlled. It might be advantageous to use analog power and ground planes to ensure low noise on the supplies to all circuitry in the clock distribution. It is of utmost importance to avoid crosstalk between the ADC output bits and the clock and between the analog input signal and the clock since such crosstalk often results in harmonic distortion. The jitter performance is improved with reduced rise and fall times of the input clock. Hence, optimum jitter performance is obtained with LVDS or LVPECL clock with fast edges. CMOS and sine wave clock inputs will result in slightly begraded jitter performance. If the clock is generated by other circuitry, it should be retimed with a low jitter master clock as the last operation before it is applied to the ADC clock input. #### **Mechanical Dimensions** | | | Inches | | Millimeters | | | | | | | | |----------------|--------|-------------|------------|-------------|----------|------|--|--|--|--|--| | Symbol | | | | | | | | | | | | | A | - | - | 0.035 | - | - | 0.9 | | | | | | | A <sub>1</sub> | 0.00 | 0.0004 | 0.002 | 0.00 | 0.01 | 0.05 | | | | | | | A <sub>2</sub> | - | 0.026 | 0.028 | - | 0.65 | 0.7 | | | | | | | A <sub>3</sub> | | 0.008 REF | | | 0.2 REF | | | | | | | | b | 0.008 | 0.010 | 0.012 | 0.2 | 0.25 | 0.30 | | | | | | | D | | 0.354 BSC | | | 9.00 BSC | | | | | | | | D <sub>1</sub> | | 0.354 BSC | | | 8.75 BSC | | | | | | | | D <sub>2</sub> | 0.197 | 0.205 | 0.213 | 5.0 | 5.2 | 5.4 | | | | | | | E | | 0.354 BSC | | | | | | | | | | | E <sub>1</sub> | | 0.344 BSC | | | | | | | | | | | E <sub>2</sub> | 0.197 | 0.205 | 0.213 | 5.0 | 5.2 | 5.4 | | | | | | | F | 0.05 | - | - | 1.3 | - | - | | | | | | | G | 0.0096 | 0.0168 | 0.024 | 0.24 | 0.42 | 0.6 | | | | | | | L | 0.012 | 0.016 | 0.020 | 0.3 | 0.4 | 0.5 | | | | | | | е | | 0.020 BSC | | | 0.50 BSC | | | | | | | | $\theta_1$ | 0° | - | 12° | 0° | - | 12° | | | | | | | | | | of Form an | d Position | | | | | | | | | aaa | | 0.10 | | | 0.004 | | | | | | | | bbb | | 0.10 | | | 0.004 | | | | | | | | CCC | | 0.05 | | | 0.002 | | | | | | | | NOTEC. | | <b>&gt;</b> | | | | | | | | | | 1 All dimensions are in millimeters. - 2. Die thickness allowable is 0.305mm maximum (.012 inches maximum) - 3. Dimensioning & tolerances conform to ASME y14.5m. -1994. - 2. Dimension applies to plated terminal and is measured between 0.20 and 0.25mm from terminal tip 5. The ain set identifier must be placed on the top surface of the package by using indentation mark - 6.4 Exact shape and size of this feature is ontional - A Package warpage max 0.08mm. - Applied for exposed pad and terminals. Exclude embedding part of exposed pad from measuring. Applied only to terminals. - 10. Package corners unless otherwise specipied are r0.175±0.025mm. #### Mechanical Dimensions (Continued) TQFP-80 #### For Further Assistance: **Exar Corporation Headquarters and Sales Offices** 48720 Kato Road Tel.: +1 (510) 668-7000 Fremont, CA 94538 - USA Fax: +1 (510) 668-7001 #### NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.