#### MxL93542



Product Brief 400G PAM4 DSP SoC

### **General Description**

The MxL93542 is a highly integrated PAM4 DSP SoC that enables 400Gbps optical interconnects using 100Gbps over a single optical wavelength  $100G/\lambda$ .

The device has a high-speed electrical interface with eight transmit (Tx) and receive (Rx) input/output (I/O) that connect electrically through a module connector to the host ASIC. The device also has a high-speed optical side interface that has four Tx and Rx that connect through the optical components to the optical fibers.

The electrical interface supports 56Gbps PAM4 signaling over an electrical channel with 13dB channel loss, including the host connector.

The optics interface supports 112Gbps PAM4 signaling to enable 500m DR4, 2km FR4 use cases.

The device supports DSP functions including Tx digital pre-distortion (DPD), transmit pre-emphasis (TX FIR), receive feed forward equalization (FFE) and decision feedback equalization (DFE) required for 56 Gbaud optics.

The MxL93542, in a 15mm × 12mm package, includes the single-ended laser driver that is required for the EA-EML optics inside the device. It offers exceptional signal integrity for 56 Gbaud signals in a compact footprint suitable for next generation optical module form-factors such as QSFP-DD and OSFP.

# Applications

- QSFP-DD optical modules
- OSFP optical modules

#### **Features**

- 400G capacity that enables 400G DR4 and FR4 requirements
- 400G to 100G break-out mode
- MxL93542 includes a quad EA\_EML driver with 1.8V PP SE swing and bias-T components that are required to connect to the TOSA
- Tx equalization includes pre-emphasis, digital pre-distortion, and reflection cancellation
- Rx equalization includes CTLE, multi-tap FFE and DFE, and reflection cancellation
- Integrated crystal oscillator eliminates the need for a costly reference clock source
- Digital I/O compatibility with the host processor. This removes the need for level shifters and saves valuable module board space
- Small package size to enable the QSFP-DD space requirements
- BER monitoring
- SNR reporting for each receiver on both electrical and optical interfaces
- Diagnostic loop-backs and test pattern generation and checking
- SPI and I<sup>2</sup>C slave interface to communicate to module MCU
- SPI master for flash memory interface
- SPI and I<sup>2</sup>C master interface for TIA direct control (the I<sup>2</sup>C master enables control of the MxL9154 TIA for optimal performance)
- Embedded CPU for real-time control
- Squelch function when loss of signal (LOS) or loss of lock (LOL) is detected

## Supported Standards

- OIF-CEI-56G-VSR
- IEEE Std P802.3bs

### **Block Diagram**



Figure 1: MxL93542 Functional Block Diagram

# **Ordering Information**

| Marketing Part Number | Ordering Part Number | Package                                                         | Shipping |
|-----------------------|----------------------|-----------------------------------------------------------------|----------|
| MxL93542              | MxL93542-AP-T        | 400G DSP with integrated AC-coupled single-ended EA-EML driver. | -        |



Corporate Headquarters: 5966 La Place Court, Suite 100 Carlsbad, CA 92008 Tel.: +1 (760) 692-0711 Fax: +1 (760) 444-8598

www.maxlinear.com

The content and information contained in this document is furnished for informational or general marketing purposes only, is subject to change without notice, and should not be construed as a commitment by MaxLinear, Inc. MaxLinear, Inc. assumes no responsibility or liability for any errors, inaccuracies, or incompleteness that may appear in the informational content contained in this guide.

Reproduction, in part or whole, without the prior written consent of MaxLinear, Inc. is prohibited. MaxLinear, the MaxLinear logo, and any MaxLinear trademarks; MxL, Full-Spectrum Capture, FSC,G.now, AirPHY, Puma, and AnyWAN are all trademarks of MaxLinear, Inc. or one of MaxLinear's subsidiaries in the U.S.A. and other countries. Other company trademarks and product names appearing herein are the property of their respective owners.