## 22V, 15A, Synchronous Buck Regulator with 2-Bit VID

December 20, 2022

## Description

The MxL76125 device is a synchronous step-down regulator combining the controller, driver, bootstrap diode, and MOSFETs in a single package for point-of-load supplies. The MxL76125 device is rated for 15A load. A wide input voltage range from 5 V to 22 V allows for single supply operation from industry standard $5 \mathrm{~V}, 12 \mathrm{~V}$, and 20 V rails.

With a proprietary emulated current mode constant on-time (COT) control scheme, the MxL76125 device provides extremely fast line and load transient response using ceramic output capacitors. The controller does not require any external loop compensation, which simplifies the circuit implementation and reduces the overall component count. It also provides $0.1 \%$ load and $0.1 \%$ line regulation, and maintains constant switching frequency. A selectable power saving mode enables operation in discontinuous conduction mode (DCM) at light loads, thereby significantly increasing the converter efficiency.
The MxL76125 has a 2-bit VID, meeting the core rail requirements of MaxLinear's MxL317xx Wi-Fi 7 SoCs. The VID allows the Wi-Fi 7 SoC to optimize performance while minimizing power consumption in both active and idle states by dynamically changing the output voltage of the MxL76125.

A host of protection features, including overcurrent, over temperature, overvoltage, short-circuit, and UVLO, helps achieve safe operation under abnormal operating conditions.
The MxL76125 device is available in a RoHS compliant, green/halogen-free space-saving $4 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN package.


Figure 1. MxL76125 Typical Application Diagram

## FEATURES

- 15A step-down regulator
- Low $\mathrm{V}_{\mathrm{IN}}$ operation from 4.5 V to 5.5 V
- Wide single input voltage from 5 V to 22 V
- $\mathrm{V}_{\text {IN }}$ operation from 1 V to 22 V with external 5 V bias
- $\geq 0.6 \mathrm{~V}$ adjustable output voltage
- 2-bit VID for MaxLinear Wi-Fi 7 SoCs
- Adjustable VID resolution through R REF
- Proprietary constant on-time control
- No loop compensation required
- Stable operation with ceramic output capacitors
- Programmable on-time $\geq 40 \mathrm{~ns}$
- Constant $200 \mathrm{kHz}-1.25 \mathrm{MHz}$ frequency
- Selectable forced CCM or CCM/DCM operation
- Output over-voltage, over-current and over-temperature protections
- Power-good flag with low impedance when power is removed
- Precision enable
- Programmable soft-start time
- $4 \mathrm{~mm} \times 5 \mathrm{~mm}$ QFN package


## APPLICATIONS

- MaxLinear Wi-Fi SoC core rail
- Puma ${ }^{\circledR}$ and AnyWAN ${ }^{\circledR}$ based CPE
- Servers
- Distributed power architecture
- FPGA, DSP and processor supplies
- Base stations, switches/routers

For more details about the ordering information, see "Ordering Information" on page 20.


Figure 2. Efficiency at $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ and $\mathrm{F}_{\mathrm{SW}}=1 \mathrm{MHz}$
Absolute Maximum Ratings
These are stress ratings only and functional operation of the device at these ratings is not implied. Stresses beyond these ratings may cause permanent damage to the device. Exposure to any absolute maximum rating condition for extended periods may affect device reliability and lifetime.
PVIN, $\mathrm{V}_{\mathrm{IN}}$
From -0.3 V to 25 V
$V_{C C}$ From -0.3 V to 6.0 V
BST. From -0.3 V to $31 \mathrm{~V}^{(1)}$
BST-SW From -0.3 V to 6 V
SW. From -1 V to $25 \mathrm{~V}^{(1)(2)}$
All other pins $\qquad$ From -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Storage temperature. $\qquad$ From $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Power dissipation $\qquad$ Internally limited
Lead temperature (soldering, 10 second) $\qquad$ $300^{\circ} \mathrm{C}$
ESD rating (Human body model-HBM). $\pm 2 \mathrm{kV}$
ESD rating (Charged device model-CDM)............... $\pm 500 \mathrm{~V}$

## Operating Conditions

These are the conditions under which the device is intended to function.
PV ${ }_{\text {IN }}$ From 1V to 22V
$\mathrm{V}_{\mathrm{IN}} . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~ F r o m ~ 4.5 \mathrm{~V}$ to 22 V
$\mathrm{V}_{\mathrm{Cc}} . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . ~ F r o m ~ 4.5 \mathrm{~V}$ to 5.5 V
SW, ...................................................... From -1 V to $22 \mathrm{~V}^{(2)}$
PGOOD, TON, SS, EN.......................... From -0.3V to 5.5V
Switching frequency From 200 kHz to $1.25 \mathrm{MHz}^{(3)}$ Junction temperature range ( $\mathrm{T}_{\mathrm{J}}$ ).........From $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Power dissipation max at $\mathrm{T}_{\mathrm{A}}=70^{\circ} \mathrm{C} \ldots \ldots . . . . . . . . . . . . . . .2 .46 \mathrm{~W}$
Package thermal resistance, junction to ambient, $\theta_{J A}$ $21^{\circ} \mathrm{C} / \mathrm{W}^{(4)}$ Junction-to-bottom thermal characteristic parameter, $\psi_{\mathrm{JB}}$ $7^{\circ} \mathrm{C} / \mathrm{W}^{(4)}$ NOTES:

1. No external voltage applied.
2. SW pin can $\mathrm{go} \pm 5 \mathrm{~V}$ away with respect to the steady state value during switch transition, for 50 ns .
3. Typical.
4. Thermal simulation data.

## Electrical Characteristics

Specifications are for operating junction temperature of $T_{J}=25^{\circ} \mathrm{C}$ only; limits applying over the full operating junction temperature range are denoted by a $\bullet$. Typical values represent the most likely parametric norm at $T_{J}=25^{\circ} \mathrm{C}$, and are provided for reference purposes only. Unless otherwise indicated, PVIN is not connected, $\mathrm{V}_{I N}=12 \mathrm{~V}, \mathrm{SW}=\mathrm{AGND}=\mathrm{PGND}$ $=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VCC}}=4.7 \mathrm{uF}$.

| Symbol | Parameter | Conditions | - | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Supply Characteristics |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IN }}$ | Input voltage range | $\mathrm{V}_{\mathrm{CC}}$ regulating | - | 5 | 12 | 22 | V |
|  |  | $\mathrm{V}_{\text {CC }}$ tied to $\mathrm{V}_{\text {IN }}$ |  | 4.5 | 5.0 | 5.5 |  |
| IVIN | $\mathrm{V}_{\text {IN }}$ supply current | Not switching, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0.7 \mathrm{~V}$ | - | - | 0.8 | 1 | mA |
| Ivcc | $\mathrm{V}_{\mathrm{CC}}$ quiescent current | Not switching, $\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{FB}}=0.7 \mathrm{~V}$ | - | - | 0.8 | 1 | mA |
| IVIN | $\mathrm{V}_{\text {IN }}$ supply current | $\mathrm{F}_{\text {SW }}=1 \mathrm{MHz}, \mathrm{V}_{\text {IN }}=\mathrm{PV}_{\text {IN }}=12 \mathrm{~V}$ | - | 18.9 | 20 | 21 | mA |
| IofF | Shutdown current | Enable $=0 \mathrm{~V}, \mathrm{PV}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ |  | - | - | 1 | $\mu \mathrm{A}$ |
| Enable, FCCM and CCM/DCM Modes of Operation |  |  |  |  |  |  |  |
| $\begin{array}{\|l\|l\|l\|} \hline \mathrm{V}_{\mathrm{IH}} \mathrm{EN} \\ \text { _FCCM } \end{array}$ | EN pin rising threshold for FCCM operation | - | - | 1.8 | 1.9 | 2.0 | V |
| $\mathrm{V}_{\text {EN_HYS_ }}$ FCCM | EN pin hysteresis for FCCM operation | - |  | - | 50 | - | mV |
| VIH_EN_DCM | EN pin rising threshold for CCM/DCM operation | - | - | 2.9 | 3 | 3.1 | V |
| VEN_HYS_ DCM | EN pin hysteresis for CCM/DCM operation | - |  | - | 100 | - | mV |

## Electrical Characteristics (Continued)

Specifications are for operating junction temperature of $T_{J}=25^{\circ} \mathrm{C}$ only; limits applying over the full operating junction temperature range are denoted by a • Typical values represent the most likely parametric norm at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, and are provided for reference purposes only. Unless otherwise indicated, PVIN is not connected, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, $\mathrm{SW}=\mathrm{AGND}=\mathrm{PGND}=0 \mathrm{~V}, \mathrm{C}_{\mathrm{VCC}}=4.7 \mathrm{uF}$.

| Symbol | Parameter | Conditions | $\bullet$ | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VID Levels |  |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IREF }}$ | IREF pin voltage | - | - | 544 | 556 | 569 | mV |
| $\mathrm{I}_{\text {FB }}$ | FB pin sourcing current | $\mathrm{VID1}=0 \mathrm{~b} 0, \mathrm{VID0}=0 \mathrm{~b} 0, \mathrm{R}_{\mathrm{REF}}=56.2 \mathrm{k} \Omega \pm 1 \%$ | - | -10 | 0 | 10 | nA |
|  |  | $\mathrm{VID1}=0 \mathrm{~b} 0, \mathrm{VID0}=0 \mathrm{~b} 1, \mathrm{R}_{\text {REF }}=56.2 \mathrm{k} \Omega \pm 1 \%$ | - | -10.1 | -9.91 | -9.72 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{VID1}=0 \mathrm{~b} 1, \mathrm{VID0}=0 \mathrm{~b} 0, \mathrm{R}_{\mathrm{REF}}=56.2 \mathrm{k} \Omega \pm 1 \%$ | - | 9.72 | 9.91 | 10.1 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{VID1}=0 \mathrm{~b} 1, \mathrm{VID0}=0 \mathrm{~b} 1, \mathrm{R}_{\mathrm{REF}}=56.2 \mathrm{k} \Omega \pm 1 \%$ | $\bullet$ | 19.44 | 19.82 | 20.2 | $\mu \mathrm{A}$ |
| - | VID logic low threshold | - | - | - | - | 0.4 | V |
| - | VID logic high threshold | - | - | 2.4 | - | - | V |
| Undervoltage Lock-Out UVLO |  |  |  |  |  |  |  |
| - | $\mathrm{V}_{\mathrm{CC}}$ UVLO start threshold, rising edge | - | - | 4.00 | 4.25 | 4.40 | V |
| - | $\mathrm{V}_{\text {CC }}$ UVLO hysteresis | - | $\bullet$ | 100 | 170 | - | mV |
| Feedback Reference Voltage |  |  |  |  |  |  |  |
| $V_{\text {FB }}$ | Feedback reference voltage | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}-22 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ regulating |  | 0.597 | 0.600 | 0.603 | V |
|  |  | $\mathrm{V}_{\text {IN }}=4.5 \mathrm{~V}-5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ tied to $\mathrm{V}_{\text {IN }}$ |  | 0.596 | 0.600 | 0.604 | V |
|  |  | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}-22 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ regulating <br> $\mathrm{V}_{\mathrm{IN}}=4.5 \mathrm{~V}-5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}$ tied to $\mathrm{V}_{\text {IN }}$ | - | 0.594 | 0.600 | 0.606 | V |
| - | DC load regulation | CCM operation, closed loop, applies to any Cout |  | - | $\pm 0.1$ | - | \% |
| - | DC line regulation |  |  | - | $\pm 0.1$ | - | \% |
| Programmable Constant On-Time |  |  |  |  |  |  |  |
| - | On-time 1 | $\mathrm{R}_{\mathrm{ON}}=1.82 \mathrm{k} \Omega, \mathrm{PV}$ IN $=12 \mathrm{~V}$ |  | - | 78 | - | ns |
| - | f corresponding to on-time 1 | $\mathrm{V}_{\text {OUT }}=0.8 \mathrm{~V}$, Load $=11.5 \mathrm{~A}$, Efficiency $=81 \%$ |  | - | 1 | - | MHz |
| - | On-time 2 | $\mathrm{R}_{\mathrm{ON}}=8.66 \mathrm{k} \Omega, \mathrm{PV}$ IN $=12 \mathrm{~V}$ |  | - | 275 | - | ns |
| - | f corresponding to on-time 2 | $\mathrm{V}_{\text {OUT }}=3.3 \mathrm{~V}$, Load $=8.4 \mathrm{~A}$, Efficiency $=94 \%$ |  | - | 1 | - | MHz |
| Minimum Off-Time |  |  |  |  |  |  |  |
| - | Minimum off-time | - | $\bullet$ | - | 250 | 350 | ns |
| Soft-Start |  |  |  |  |  |  |  |
| ISS_CHARGE | Charge current | - | - | -14 | -10 | -6 | $\mu \mathrm{A}$ |
| ISS_DISCHARGE | Discharge current | Fault present | $\bullet$ | 1 | 3 | - | mA |
| V ${ }_{\text {CC }}$ Linear Regulator |  |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{CC}}$ | Output voltage | $\mathrm{V}_{\text {IN }}=6 \mathrm{~V}-22 \mathrm{~V}, \mathrm{I}_{\text {LOAD }}=0-30 \mathrm{~mA}$ | - | 4.8 | 5.0 | 5.2 | V |
|  | Dropout voltage | $\mathrm{I}_{\text {LOAD }}=0-30 \mathrm{~mA}$ | - | 100 | 300 | 490 | mV |

## Electrical Characteristics (Continued)

Specifications are for operating junction temperature of $T_{J}=25^{\circ} \mathrm{C}$ only; limits applying over the full operating junction temperature range are denoted by a • Typical values represent the most likely parametric norm at $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, and are provided for reference purposes only. Unless otherwise indicated, PVIN is not connected, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, $S W=A G N D=P G N D=0 V, C_{V C C}=4.7 u F$.

| Symbol | Parameter | Conditions | - | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Power Good Output |  |  |  |  |  |  |  |
| - | Power good threshold | - |  | -10 | -7.5 | -5 | \% |
| - | Power good hysteresis | - |  | - | 1 | 4 | \% |
| - | Power good de-assertion voltage | Maximum $\operatorname{ISINK}=1 \mathrm{~mA}$ |  | - | - | 0.2 | V |
| - | Power good, unpowered ( $\mathrm{V}_{\mathrm{IN}}=0$ ) | ISINK $=1 \mathrm{~mA}$ |  | - | - | 0.5 | V |
| - | Power good assertion delay, FB rising | - |  | - | 2 | - | ms |
| - | Power good de-assertion delay, FB falling | - |  | - | 65 | - | $\mu \mathrm{s}$ |
| OVP Detect |  |  |  |  |  |  |  |
| - | OVP trip high threshold | $\mathrm{V}_{\mathrm{FB}}$ rising. Specified as \% of $\mathrm{V}_{\text {REF }}$ | - | 115 | 120 | 125 | \% |
| - | OVP trip low threshold | $\mathrm{V}_{\mathrm{FB}}$ falling. Specified as \% of $\mathrm{V}_{\text {REF }}$ | - | - | 115 | - | \% |
| - | OVP comparator delay | $\mathrm{V}_{\mathrm{FB}}$ rising | - | 0.5 | 1 | 3.5 | $\mu \mathrm{s}$ |
| - | Delay to turn off power stage from an overvoltage event | $\mathrm{V}_{\mathrm{FB}}$ rising | - | - | - | 3.5 | $\mu \mathrm{s}$ |
| Protection: OCP, OTP, Short-Circuit |  |  |  |  |  |  |  |
| - | Hiccup timeout | - | - | 102 | 105 | 107 | ms |
| - | OCP threshold (Valley current) | - |  | - | 20 | - | A |
| - | Current limit blanking | - |  | - | 100 | - | ns |
| - | Thermal shutdown threshold | Rising temperature |  | - | 138 | - | ${ }^{\circ} \mathrm{C}$ |
| - | Thermal hysteresis | - |  | - | 15 | - | ${ }^{\circ} \mathrm{C}$ |
| - | Feedback pin short-circuit threshold | - \% of $\mathrm{V}_{\text {REF }}$ <br> - Short-circuit is active <br> - Soft-start completed | - | 50 | 60 | 70 | \% |
| MxL76125 Output Power Stage |  |  |  |  |  |  |  |
| - | High-side MOSFET $\mathrm{R}_{\mathrm{DS}(\text { ON })}$ | $\mathrm{I}_{\mathrm{DS}}=2 \mathrm{~A}$ |  | - | 9 | - | $\mathrm{m} \Omega$ |
| - | Low-side MOSFET $\mathrm{R}_{\mathrm{DS} \text { (ON) }}$ | $\mathrm{I}_{\mathrm{DS}}=2 \mathrm{~A}$ |  | - | 3.6 | - | $\mathrm{m} \Omega$ |
| - | Rated output current |  | - | 15 | - | - | A |
| Thermal Resistance |  |  |  |  |  |  |  |
| - | Junction to package top | - | - | - | 37.4 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| - | Junction to package bottom | - | - | - | 5.6 | - | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## Pin Configuration



Figure 3. MxL76125 Pin Configuration (Top View)

## Pin Functions

| Pin Number | Pin Name | Type | Description |
| :---: | :---: | :---: | :---: |
| 1 | FB | Analog | Input to the feedback comparator. The reference is fixed at 600 mV . |
| 2 | IREF | Analog | VID reference current setting pin. Connect a $56.2 \mathrm{k} \Omega$ resistor to AGND. |
| 3 | NC | None | Not connected. |
| 4 | AGND | Analog | Signal ground for control circuitry. Internally connected to AGND pad. |
| 5 | TON | Analog | Constant on-time programming pin. Connect a resistor to AGND. |
| 6 | VID1 | Input | MSB of the 2-bit VID reference. Connect a pulldown resistor, R RID1 to AGND. It should not be floating. |
| 7 | PGOOD | Output, open drain | Power-good output. Open drain to AGND. Low $Z$ when IC unpowered. |
| 8 | VIDO | Input | LSB of the 2-bit VID reference. Connect a pulldown resistor, R RIDo to AGND. It should not be floating. |
| 9 | VIN | Analog | Supply input for the regulator's LDO. Connect to PVIN at CIN. |
| 10 | VCC | Analog | The output of regulators LDO. It requires a $4.7 \mu \mathrm{~F}$ VCC bypass capacitor. For $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$, VCC should be tied to VIN. |
| 11, 12, 13 | PGND | Power | Ground of the power stage. Internally connected to source of the low-side MOSFET. |
| 14, 15, 16 | SW | Power | Switch node. Internally it connects source of the high-side MOSFET to drain of the lowside MOSFET. |
| 17, 18, 19 | PVIN | Power | Input voltage for power stage. Internally connected to drain of the high-side MOSFET. |
| 20 | BST | Analog | High-side driver power supply pin. Connect a 1uF boot-strap capacitor between BST and SW pins. |
| 21 | EN | Input | Precision enable input. The voltage level decides FCCM and CCM/DCM modes of operation. For details, see "Electrical Characteristics" on page 2. |
| 22 | SS | Analog | Soft start pin. Connect an external capacitor between SS and AGND to program the softstart rate based on a $10 \mu \mathrm{~A}$ internal source current. |
| 23 | AGND PAD | Analog | Signal ground for control circuitry. |

## Typical Performance Characteristics

Unless otherwise specified: $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$, $\mathrm{V}_{\text {OUT }}=0.8 \mathrm{~V}$, $\mathrm{F}_{\text {SW }}=1 \mathrm{MHz}$, $\mathrm{VCC}=5.0 \mathrm{~V}$ internally generated, $\mathrm{C}_{\text {OUT }}=265 \mu \mathrm{~F}$, $\mathrm{L}=150 \mathrm{nH}(\mathrm{DCR}=0.15 \mathrm{~m} \Omega), \mathrm{C}_{\mathrm{FF}}=470 \mathrm{pF}, \mathrm{R}_{\mathrm{FF}}=0 \Omega, \mathrm{R}_{\mathrm{FB} 1}=4.99 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{FB} 2}=15 \mathrm{k} \Omega$, FCCM mode of operation, $\mathrm{T}_{\text {AMBIENT }}=25^{\circ} \mathrm{C}$, and no airflow. Efficiency data includes inductor losses.

## Efficiency



Figure 4. Efficiency at 5V Input in FCCM (VIN and VCC are shorted)


Figure 6. Efficiency at 12V Input in FCCM


Figure 5. Efficiency at 5V Input in DCM (VIN and VCC are shorted)


Figure 7. Efficiency at 12V Input in DCM

## Startup Sequence



Figure 8. Power-up: $\mathrm{I}_{\text {OUT }}=15 \mathrm{~A}$ at 0.8 V

Shutdown Sequence


Figure 10. Power Down: Iout $=15 \mathrm{~A}$ at 0.8 V

DVS


Figure 12. DVS: $\mathrm{V}_{\text {OUT }}=0.8 \mathrm{~V}$ to 0.85 V and Back; IOUT $=0 A$; Settling Time $=\sim 4 \mu \mathrm{~s}$


Figure 9. Startup with Prebias Voltage of 400 mV :

$$
\text { IOUT }=20 \mathrm{~mA}
$$

Steady State $\mathrm{V}_{\text {OUT }}$ Ripple


Figure 11. Steady State $\mathrm{V}_{\text {OUT }}$ Ripple: $\mathrm{I}_{\text {OUT }}=15 \mathrm{~A}$, $V_{\text {OUT }}=0.8 \mathrm{~V}$


Figure 13. DVS: $\mathrm{V}_{\text {OUT }}=0.8 \mathrm{~V}$ to 0.85 V and Back; IOUT $=15 \mathrm{~A}$; Settling Time $=\sim 4 \mu \mathrm{~s}$

## Load Transients



Figure 14. Load Transient from 1.5A to 13.5A and Back in FCCM ( $\mathrm{C}_{\text {OUT }}=350 \mu \mathrm{~F}$ )

FCCM-DCM Transition


Figure 16. FCCM Mode to DCM Mode and Back: $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$

## Over Current Protection



Figure 18. Shutdown during Over Current


Figure 15. Load Transient from 1.5A to 13.5A and Back in DCM (Cout $=350 \mu \mathrm{~F}$ )

Short Circuit Recovery
FB pin momentary shorted with AGND


Figure 17. Short Circuit Hiccup and Recovery

Line Regulation


Figure 19. Line Regulation

## Load Regulation



Figure 20. Load Regulation
Frequency vs lout


Figure 22. Switching Frequency vs IOUT

## Thermal Derating Curves



Figure 24. Maximum Ambient Temperature vs. Load Current, $\mathrm{V}_{\text {IN }}=5 \mathrm{~V}$

Ton vs Ron Correlation


Figure 21. $\mathrm{T}_{\mathrm{ON}}$ vs $\mathrm{R}_{\mathrm{ON}}$ Correlation: $\mathrm{I}_{\mathrm{OUT}}=15 \mathrm{~A}$

## $\mathrm{V}_{\mathrm{FB}}$ Variation with Temperature



Figure 23. $\mathrm{V}_{\mathrm{FB}}$ Variation across Temperature: $\mathrm{I}_{\text {OUT }}=0 \mathrm{~A}$


Figure 25. Maximum Ambient Temperature vs. Load Current, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$

Functional Block Diagram


Figure 26. MxL76125 Functional Block Diagram

## Applications Information

## Detailed Operation

The MxL76125 device is a 15A synchronous step-down switching voltage regulator with a 2 -bit VID. MOSFETs, controller, driver, and bootstrap diode are combined in a single package for point-of-load supplies. The output voltage and VID step size are adjustable by external components. The 2-bit VID functionality is targeted to meet core rail requirements of MaxLinear's MxL317xx Wi-Fi 7 SoCs. The VID enables the Wi-Fi SoC to dynamically change the output voltage to switch between active and power saving idle states.
The MxL76125 uses a proprietary emulated current-mode constant on-time (COT) control scheme. The on-time (ToN) is programmable by an external resistor ( $\mathrm{R}_{\mathrm{ON}}$ ) and is inversely proportional to $\mathrm{V}_{\mathrm{IN}}$. The latter feature offers nearly constant switching frequency over a large $\mathrm{V}_{\text {IN }}$ range. The emulated current-mode control allows you to use ceramic capacitors (low ESR) in the output filter.
The MxL76125 can operate in both, forced continuous conduction mode (FCCM) for low switching ripple and power saving discontinuous conduction mode (DCM) at light loads. The mode is set by EN voltage levels, as described in the "Enable Input" section.

## Enable Input

The enable input (EN) is a high impedance input pin and accepts a tri-level signal. The voltage levels and corresponding functionalities are as follows:

- EN $<1.7 \mathrm{~V}$ : The MxL76125 is off.
- $2.0 \mathrm{~V} \leq \mathrm{EN}$ < 2.8V: The MxL76125 runs in FCCM mode at all loads.
- EN $\geq 3.1$ V: The MxL76125 runs in DCM at light loads.


## FCCM Mode

This mode is active when the EN pin voltage is between 2.0 V and 2.8 V . The pin voltage can be controlled by an external signal. Alternatively, it can be derived from $\mathrm{V}_{\mathrm{IN}}$. For a well-regulated supply ( $\mathrm{V}_{\mathrm{IN}}$ ), a resistor divider can be used. In order to account for any small variations in $\mathrm{V}_{\text {IN }}$, MaxLinear recommends you to set the EN voltage to 2.5 V . For wide range of $\mathrm{V}_{\mathrm{IN}}$, circuits as shown in Figure 27(a) and 27(b) can be used.

## DCM/CCM Mode

To enable DCM operation at light loads, ensure that the EN pin voltage is from 3.1 V to 5.5 V . Like the FCCM mode, the voltage can be controlled by an external signal or can be derived from $\mathrm{V}_{\mathrm{IN}}$ by using a resistor and a Zener diode, as shown in Figure 27(c). This is valid for the entire range of $\mathrm{V}_{\mathrm{IN}}$. However, for a well-regulated $\mathrm{V}_{\mathrm{IN}}$, you can use a resistor divider. To account for any small variations in $\mathrm{V}_{\mathrm{IN}}$, MaxLinear recommends you to set the EN voltage to 4V.


Figure 27. Options to Select FCCM or CCM/DCM Mode using $\mathrm{V}_{\mathrm{IN}}$

## Programming the Soft Start Time

Figure 28 on page 12 shows a block diagram of the softstart functionality. During soft start, the feedback reference voltage, $\mathrm{V}_{\mathrm{REF}}$, is tied to the SS pin. This pin forces $10 \mu \mathrm{~A}$ current into $\mathrm{C}_{S S}$, between the pin and AGND. $\mathrm{V}_{\text {REF }}$ is the same as $\mathrm{V}_{\text {CSS }}$ and increases linearly as follows:

$$
\begin{equation*}
\frac{d V_{\mathrm{REF}}}{\mathrm{dt}}=\frac{\mathrm{dV} \mathrm{~V}_{\mathrm{CS}}}{\mathrm{dt}}=\frac{10 \mu \mathrm{~A}}{\mathrm{C}_{\mathrm{SS}}} ; \quad \mathrm{V}_{\mathrm{CSS}}=\mathrm{V}_{\mathrm{REF}} \leq 590 \mathrm{mV} \tag{1}
\end{equation*}
$$

When the $\mathrm{V}_{\text {CSS }}$ voltage reaches 590 mV , $\mathrm{V}_{\text {REF }}$ connection shifts from the SS pin to 0.6 V , and soft start completes. For a given soft start time ( $\mathrm{t}_{\mathrm{SS}}$ ), the required value of $\mathrm{C}_{S S}$ is as follows:

$$
\begin{equation*}
\mathrm{C}_{\mathrm{SS}}=\mathrm{t}_{\mathrm{SS}} \times \frac{10 \mu \mathrm{~A}}{590 \mathrm{mV}} \tag{2}
\end{equation*}
$$

## Applications Information (Continued)



Figure 28. Start Soft Block Diagram
Soft start occurs in the following conditions:

- EN toggles from low to high.
- EN is high and VCC rises above the UVLO threshold.
- A fault occurs and the hiccup timer expires.


## Pre-Bias Startup

The MxL76125 device can power up with a pre-charged output. During soft start, initially, both FETs are tri-stated. Once $\mathrm{V}_{\mathrm{REF}}$ exceeds $\mathrm{V}_{\mathrm{FB}}$, the control loop takes over and switching starts to regulate the output. The MxL76125 starts in DCM to ensure that the output is not discharged. Figure 9 on page 7 shows a typical pre-bias startup waveforms.

## Programming the Output Voltage

The feedback reference, $\mathrm{V}_{\text {REF }}$ is internally fixed to 0.6 V . To obtain the desired output voltage, ( $\mathrm{V}_{\text {OUT }}$ ), use a feedback divider ( $\mathrm{R}_{\mathrm{FB} 1}-\mathrm{R}_{\mathrm{FB} 2}$ ), as shown in Figure 1 on page 1.

$$
\begin{equation*}
\frac{V_{\mathrm{REF}}}{V_{\mathrm{OUT}}}=\frac{\mathrm{R}_{\mathrm{FB} 2}}{\mathrm{R}_{\mathrm{FB} 1}+\mathrm{R}_{\mathrm{FB} 2}} \Rightarrow \mathrm{R}_{\mathrm{FB} 2}=\mathrm{R}_{\mathrm{FB} 1} \times \frac{0.6}{V_{\text {OUT }}-0.6} \tag{3}
\end{equation*}
$$

MaxLinear recommends that the value of $\mathrm{R}_{\mathrm{FB} 1}$ is $4.99 \mathrm{k} \Omega$. However, you can change it as per VID resolution requirement, as described in the "VID Functionality" section.

## VID Functionality

Nominal output voltage is set by an appropriate choice of feedback resistors, as described in the "Programming the Output Voltage" section. The output voltage can be varied from nominal in fixed step ( 50 mV typical), by using VID0 and VID1 pins, as listed in Table 1. For more information about logic high/low voltage levels of these pins, see "Electrical Characteristics" on page 2. These pins have high input impedance and are required to be pulled to appropriate levels externally. If unused, these pins should be connected to ground or pulled down with external resistors, $\mathrm{R}_{\mathrm{VIDx}}$.

Figure 29 shows the VID functional diagram. VID implementation includes an IDAC. The reference current $\mathrm{I}_{\text {IREF }}$ is set by an accurate internal reference ( $\mathrm{V}_{\text {IREF }}$ ) and an external resistor RREF. These are related as follows:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{REF}}=\frac{\mathrm{V}_{\mathrm{IREF}}}{\mathrm{R}_{\mathrm{REF}}} \tag{4}
\end{equation*}
$$

The recommended value of $R_{\text {REF }}$ is $56.2 \mathrm{k} \Omega$. I IREF and VID govern current sourced by FB pin ( $\mathrm{I}_{\mathrm{FB}}$ ), as listed in the following table.

Table 1. VID vs $\mathrm{V}_{\text {Out }}$ for VID step being 50 mV $\left(R_{\text {FB1 }}=4.99 \mathrm{k} \Omega, R_{\text {REF }}=56.2 \mathrm{k} \Omega\right)$

| VID1 | VID0 | VOUT | FB Current, $I_{\text {FB }}$ |
| :--- | :--- | :--- | :--- |
| 0 | 1 | Nominal +50 mV | - IIREF |
| 0 | 0 | Nominal | 0 |
| 1 | 0 | Nominal -50 mV | I IREF |
| 1 | 1 | Nominal -100 mV | $2 \times$ I IREF |

Note: $+I_{\text {FB }}$ implies current flowing out of the FB pin and $-I_{\text {FB }}$ implies current entering into the FB pin.

In steady state the feedback node voltage $\left(\mathrm{V}_{\mathrm{FB}}\right)$ is controlled to a fixed reference ( $\mathrm{V}_{\mathrm{REF}}$ ). As a result, when IFB flows out of the FB pin, current through $\mathrm{R}_{\mathrm{FB} 1}$ is reduced by the same amount. Therefore, the voltage across $\mathrm{R}_{\mathrm{FB} 1}$ is reduced by $\mathrm{I}_{\mathrm{FB}} \times \mathrm{R}_{\mathrm{FB} 1}$. The output voltage also decreases by the same magnitude. Hence, the VID step size, $\Delta \mathrm{V}_{\text {VID }}$ is expressed in terms of $\mathrm{R}_{\mathrm{FB} 1}$ and $\mathrm{I}_{\mathrm{REF}}$ as follows:

$$
\begin{equation*}
\Delta \mathrm{V}_{\mathrm{VID}}=\mathrm{R}_{\mathrm{FB} 1} \times \mathrm{I}_{\mathrm{IREF}}=\mathrm{R}_{\mathrm{RB} 1} \times \frac{\mathrm{V}_{\mathrm{IREF}}}{\mathrm{R}_{\mathrm{REF}}} \tag{5}
\end{equation*}
$$



Figure 29. MxL76125 VID Functional Diagram

## Applications Information (Continued)

Similarly, if $\mathrm{I}_{\mathrm{FB}}$ flows into the FB pin (as listed in the fist line of Table 1 on page 12) the current through $\mathrm{R}_{\text {FB1 }}$ is increased by the same amount as $\mathrm{I}_{\mathrm{FB}}$. Therefore, the voltage across $R_{F B 1}$ is increased by $I_{F B} \times R_{F B 1}$. The output voltage also increases by the same magnitude.

## Wi-Fi 7 SoC Design Example

■ Target nominal output voltage $=800 \mathrm{mV}$.
■ VID step size $=50 \mathrm{mV}$.

- Feedback reference voltage $=600 \mathrm{mV}\left(\mathrm{V}_{\mathrm{REF}}\right)$.

From Figure 1 on page 1:

$$
\begin{equation*}
\frac{\mathrm{R}_{\mathrm{FB} 2}}{\mathrm{R}_{\mathrm{FB} 1}+\mathrm{R}_{\mathrm{FB} 2}}=\frac{600 \mathrm{mV}}{800 \mathrm{mV}} \Rightarrow \frac{\mathrm{R}_{\mathrm{FB} 2}}{\mathrm{R}_{\mathrm{FB} 1}}=3 \tag{6}
\end{equation*}
$$

From (5) and (6), for $R_{\text {REF }}=56.2 \mathrm{k} \Omega$, the recommended feedback resistors are: $R_{\text {FB1 }}=4.99 \mathrm{k} \Omega$ and $R_{F B 2}=15 \mathrm{k} \Omega$.

## Power Good (PGOOD) Function

Figure 30 shows a simplified functional block diagram for the PGOOD pin. This pin is an open drain output and has active high logic. Therefore, this pin needs to be pulled up. The pull-up voltage can be tied to the VCC or some external supply. During regular operation the PGOOD is high, if the $\mathrm{V}_{\mathrm{FB}} \geq 92.5 \%$ of the $\mathrm{V}_{\mathrm{REF}}(555 \mathrm{mV}$ ). The PGOOD assertion delay is typically 2 ms . The typical waveform of the PGOOD during different intervals of operation is shown in Figure 31.


Figure 30. PGOOD Function Block Diagram


Figure 31. OVP Response and PGOOD Waveform during different $\mathrm{V}_{\text {OUT }}$ Conditions (a) VCC = 0, (b) Soft Start, and (c) OV Fault

The PGOOD is de-asserted in any of the following events:

- During soft start.
- During output short circuit. $\mathrm{V}_{\mathrm{FB}}<360 \mathrm{mV}(60 \%$ of $V_{\text {REF }}$ ). PGOOD de-assertion delay $=2 \mu \mathrm{~s}$.
- Output under voltage condition ( $369 \mathrm{mV}<\mathrm{V}_{\mathrm{FB}}<$ 555 mV ). PGOOD de-assertion delay $=65 \mu \mathrm{~s}$.
■ If OVP is detected ( $\mathrm{V}_{\mathrm{FB}} \geq 720 \mathrm{mV}$ ). PGOOD de-assertion delay $=2 \mu \mathrm{~s}$.
- VCC < UVLO threshold (4.25V typical). PGOOD de-assertion delay $=65 \mu \mathrm{~s}$.
- If $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}=0$ (The MxL76125 is unpowered).
- If $\mathrm{T}_{J} \geq 138^{\circ} \mathrm{C}$ (over temperature fault).
- Over current protection is triggered.
- If the EN is low, the delay from the EN going low to PGOOD low is up to 350 ns .
The PGOOD pin is low impedance when the MxL76125 is unpowered. It ensures that the device does not give any invalid PGOOD signal if the input supply is removed.


## Operation

A typical application schematic is shown in Figure 1 on page 1. The external components that require appropriate selection for a given application are the input capacitance $\left(\mathrm{C}_{\text {IN }}\right)$, the output filter components (COUT - $\mathrm{L}_{\text {OUT }}$ ), and the switching frequency (or $\mathrm{T}_{\mathrm{ON}}$ ) selection resistor ( $\mathrm{R}_{\mathrm{ON}}$ ). All other component values in the typical application schematic are recommendations for safe operation of the device.

## Programming the On-Time (Ton)

For a given switching frequency ( $F_{\text {SW }}$ ) required value of TON is as follows:

$$
\begin{equation*}
\mathrm{T}_{\mathrm{ON}}=\frac{\mathrm{V}_{\text {OUT }}}{V_{\text {IN }} \times 1.06 \times \mathrm{F}_{\text {SW }} \times \eta} \tag{7}
\end{equation*}
$$

Where $\eta$ is the converter efficiency.
The MxL76125 allows you to set Ton by using resistor RoN. The corresponding relation is expressed as follows:

$$
\begin{equation*}
\mathrm{R}_{\mathrm{ON}}=\mathrm{V}_{\mathrm{IN}} \times \frac{\mathrm{T}_{\mathrm{ON}}-2.5 \times 10^{-8}}{3.45 \times 10^{-10}} \tag{8}
\end{equation*}
$$

Table 2 lists the values of $R_{\text {ON }}$ for different $V_{\text {OUT }}$ at $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~F}_{\text {SW }}=1 \mathrm{MHz}$, and $\mathrm{I}_{\mathrm{OUT}}=15 \mathrm{~A}$. It uses efficiency numbers from Figure 2 on page 1.

Table 2: $\mathrm{R}_{\mathrm{ON}}$ Recommendation for $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$

| V OUT | $\eta \%$ | $F_{\text {sw }}(\mathrm{MHz})$ | $R_{\text {ON }} \Omega$ |
| :--- | :--- | :--- | :--- |
| 0.8 V | 78.8 | 1 | 1.82 |
| 3.3 V | 91.2 | 1 | 9.31 |

Note that during soft start, the MxL76125 operates with minimum $T_{O N}$, which is typically 55 ns .

## Selection of the Output Filter Inductor (Lout)

A larger inductor offers smaller switching ripple in inductor current and in $\mathrm{V}_{\text {OUT }}$, but at cost of larger physical size. To balance size and ripple current magnitude, the recommended peak to peak ripple ( $\Delta I_{\mathrm{L}}$ ) is $25 \%-40 \%$ of full load. The inductance is calculated as follows:

$$
\begin{equation*}
\mathrm{L}_{\mathrm{OUT}}=\frac{\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{\mathrm{OUT}}\right)}{\mathrm{F}_{\mathrm{SW}} \times \Delta \mathrm{I}_{\mathrm{L}}} \times \frac{\mathrm{V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}} \tag{9}
\end{equation*}
$$

## Example:

For $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.8 \mathrm{~V}$, $\mathrm{I}_{\text {OUT }}=15 \mathrm{~A}, \mathrm{~F}_{\text {SW }}=1 \mathrm{MHz}$ and $\Delta \mathrm{L}_{\mathrm{L}}=5 \mathrm{~A}$, from (9) $\mathrm{L}_{\text {OUT }}=150 \mathrm{nH}$

## Selection of the Output Capacitor (Cout)

The output filter capacitor is designed considering unloading transient overshoot, loading transient undershoot, and steady state ripple specifications, individually. The final capacitance is maximum of the three values meeting these specifications.

## Filter capacitor design for meeting switching ripple specifications

In this analysis, parasitic inductance and resistance of the output filter capacitor are neglected.
In steady state the inductor ripple current is filtered by Cout. The charge which produces switching ripple in $\mathrm{C}_{\text {OUt }}$ is the area under the shaded triangle as shown in Figure 32. Mathematically:

$$
\begin{equation*}
\mathrm{Q}_{\text {Cout }}=\mathrm{C}_{\mathrm{OUT}} \Delta \mathrm{~V}_{\mathrm{SW}}=\frac{1}{2} \times \frac{\Delta \mathrm{I}_{\mathrm{L}}}{4 \mathrm{~F}_{\mathrm{SW}}} \tag{10}
\end{equation*}
$$

where, the $\Delta V_{S W}$ is the peak to peak switching ripple in the $V_{\text {OUT }}$. Hence, the minimum capacitance to meet steady state $V_{\text {OUT }}$ ripple is as follows:

$$
\begin{equation*}
\mathrm{C}_{\mathrm{OUT} \mathrm{~T}_{\mathrm{RIPLLE}}} \geq \frac{\Delta \mathrm{I}_{\mathrm{L}}}{8 \times \mathrm{F}_{\mathrm{SW}} \times \Delta \mathrm{V}_{\mathrm{SW}}} \tag{11}
\end{equation*}
$$

Note that the regulator runs as expected when the steady state switching ripple on the FB node is below 50 mV . From this an upper bound on $\Delta V_{S W}$ for $\mathrm{C}_{\mathrm{FF}} \neq 0$ is as follows.

$$
\begin{equation*}
\Delta \mathrm{V}_{\mathrm{SW}} \leq 50 \mathrm{mV} \tag{12}
\end{equation*}
$$



Figure 32. V

## Filter capacitor design for meeting transient overshoot specifications

The transient overshoot happens when the load current is rapidly reduced (load throw off event). In this situation, the load slew rate (SR) magnitude is larger than the inductor current falling rate, as shown in Figure 33. In a COT controlled converter, the maximum overshoot in the output voltage can happen, when the load throw-off occurs immediately after start of a TON pulse. Accordingly, the required capacitance is as follows:

$$
\begin{align*}
\mathrm{C}_{\text {OUT_0V }} & =\frac{1}{2 \Delta \mathrm{~V}_{\text {OV }}} \times\left(\Delta \mathrm{I}_{\text {load }}+\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}\right)^{2} \times\left(\frac{\mathrm{L}}{\mathrm{~V}_{\text {OUT }}}\right) \\
+ & \frac{\left(\mathrm{T}_{\text {ON }} \times \Delta \mathrm{I}_{\text {load }}\right)}{\Delta \mathrm{V}_{\text {OV }}}-\frac{\left(\Delta \mathrm{I}_{\text {load }}\right)^{2}}{\mathrm{SR} \Delta \mathrm{~V}_{\mathrm{OV}}} \tag{13}
\end{align*}
$$



Figure 33 Inductor Current during Unloading


Figure 34. Inductor Current during Loading

Filter capacitor design for meeting transient undershoot specifications

The transient undershoot occurs when the load current rapidly increases. In this case, the load current slew rate is larger than the inductor current ramp up rate. In a COT controlled converter, when $V_{\text {OUt }}$ drops, the off duration shrinks to its minimum value ( $T_{\text {OFFMIN }}$ ) and $T_{\text {ON }}$ remains unchanged. Worst-case for transient undershoot is when the inductor current is at its valley and loading event starts. In this case, the required output filter capacitance is as follows:

$$
\begin{equation*}
\mathrm{C}_{\text {OUT_UV }}=\frac{0.5 \times\left(\mathrm{t}_{2}-\mathrm{t}_{1}\right) \times \Delta \mathrm{I}_{\text {load }}+0.25 \times \Delta \mathrm{I}_{\mathrm{L}} \times \mathrm{t}_{2}}{\Delta \mathrm{~V}_{\mathrm{UV}}} \tag{14}
\end{equation*}
$$

where, the load current transition time is:

$$
\begin{equation*}
\mathrm{t}_{1}=\frac{\Delta \mathrm{I}_{\mathrm{load}}}{\mathrm{SR}} \tag{15}
\end{equation*}
$$

and the inductor current transition time is:

$$
\begin{equation*}
\mathrm{t}_{2}=\left(\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}+\Delta \mathrm{I}_{\text {load }}\right) \times \frac{\mathrm{L}}{\mathrm{~V}_{\mathrm{IN}} \times\left(\frac{\mathrm{T}_{\mathrm{ON}}}{\mathrm{~T}_{\mathrm{ON}}+\mathrm{T}_{\mathrm{OFFMIN}}}\right)-\mathrm{V}_{\mathrm{OUT}}} \tag{16}
\end{equation*}
$$

## Selection of Input Capacitor ( $\mathrm{C}_{\mathrm{IN}}$ )

The input current to the converter is discontinuous in nature. Input capacitors $\left(\mathrm{C}_{\mathrm{IN}}\right)$ are required to supply choppy AC currents while maintaining the DC supply voltage. For a given input voltage ripple $\left(\Delta \mathrm{V}_{\mathrm{IN}}\right)$, the required input capacitance, as a function of duty cycle ratio (D) is as follows:

$$
\begin{equation*}
\mathrm{C}_{\mathrm{IN}} \geq \frac{\mathrm{D} \times(1-\mathrm{D}) \times \mathrm{I}_{\mathrm{load}}}{\Delta \mathrm{~V}_{\mathrm{IN}} \times \mathrm{F}_{\mathrm{SW}}} \tag{17}
\end{equation*}
$$

Net r.m.s. current in $\mathrm{C}_{\mathrm{IN}}$ is:

$$
\begin{equation*}
\mathrm{I}_{\mathrm{CIN}, \mathrm{RMS}}=\mathrm{I}_{\mathrm{load}} \times \sqrt{\mathrm{D} \times(1-\mathrm{D})} \times \sqrt{1+\frac{1-\mathrm{D}}{12}\left(\frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~L} \times \mathrm{F}_{\mathrm{SW}} \times \mathrm{I}_{\mathrm{OUT}}}\right)^{2}} \tag{18}
\end{equation*}
$$

Considering the space constraint and depending on the application, these capacitors are typically a combination of electrolytic capacitors, ceramic capacitors (MLCC), and/or SP capacitors. Typical combinations of the PVIN capacitors are as follows:
$\mathrm{PV}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0.8 \mathrm{~V}$ Example: POSCap $1 \times 270 \mathrm{uF}$, MLCC's $2 \times 22 u F$ or $4 \times 10 u F, 2 \times 2.2 u F$.

The MLCC's must have low ESR and ESL. To reduce switching spikes across the FETs, inductance in loop formed by these ceramic capacitors and FETs should be minimized.

## Feed-Forward Capacitor ( $\mathrm{C}_{\mathrm{FF}}$ ) and Feed-Forward Re-

 sistor ( $\mathrm{R}_{\mathrm{FF}}$ )These two are connected in series and placed across $\mathrm{R}_{\mathrm{FB} 1}$ as shown in Figure 1 on page 1. With this, the $\mathrm{V}_{\text {OUT }}$ to $\mathrm{V}_{\mathrm{FB}}$ open loop transfer function is as follows:

$$
\begin{equation*}
\frac{V_{F B}(s)}{V_{\mathrm{OUT}}(\mathrm{~s})}=\frac{\mathrm{R}_{\mathrm{FB} 2}}{\mathrm{R}_{\mathrm{FB} 1}+\mathrm{R}_{\mathrm{FB} 2}} \times \frac{1+\left(\mathrm{R}_{\mathrm{FB} 1}+\mathrm{R}_{\mathrm{FF}}\right) \mathrm{C}_{\mathrm{FF}} \mathrm{~s}}{1+\left(\frac{\mathrm{R}_{\mathrm{FB} 1} \mathrm{R}_{\mathrm{FB} 2}}{\mathrm{R}_{\mathrm{FB} 1}+\mathrm{R}_{\mathrm{FB} 2}}+\mathrm{R}_{\mathrm{FF}}\right) \mathrm{C}_{\mathrm{FF}} \mathrm{~S}} \tag{19}
\end{equation*}
$$

It shows that,

- CFF introduces a low frequency zero $\left(\omega_{z}\right)$ and high frequency pole ( $\omega_{\mathrm{p}}$ ), which gives phase boost in a range of frequency from $\omega_{z} / 10$ to $10 \omega$ p.
- With increase in $R_{F F}$, the frequency of both the pole and zero reduces.
- With $R_{F F}=0$, ratio of $\omega_{z}$ and $\omega_{P}(<1)$ is the same as the feedback attenuation ratio. With increase in $R_{F F}$, this ratio moves towards unity. Therefore, for low $\mathrm{V}_{\text {OUT }}$, phase boosting is not helpful.

As a rule of thumb, $C_{F F}$ should be selected such that $\omega_{z}$ is 5 times of buck output filter resonance frequency, and $R_{\text {FF }} \ll R_{\text {FB1 }}$. Hence,

$$
\begin{equation*}
\mathrm{C}_{\mathrm{FF}} \approx \frac{\sqrt{\mathrm{~L}_{\mathrm{OUT}} \mathrm{C}_{\mathrm{OUT}}}}{5 \times \mathrm{R}_{\mathrm{FB} 1}} \tag{20}
\end{equation*}
$$

You must use manufacturer's DC derating curves to determine the effective capacitance corresponding to $\mathrm{V}_{\text {OUT }}$. A load step test and/or a loop frequency response test should be performed. From this $\mathrm{C}_{\text {FF }}$ can be adjusted to get damped transient load response.

The frequency of the pole in (19) should be below the switching frequency, F $_{\text {SW }}$ to add gain margin. Hence,

$$
\begin{equation*}
\mathrm{R}_{\mathrm{FF}}=\frac{1}{2 \pi \mathrm{~F}_{\mathrm{SW}} \mathrm{C}_{\mathrm{FF}}} \tag{21}
\end{equation*}
$$

In the MxL76125, the C $\mathrm{CFF}_{\text {a }}$ also decides the $\mathrm{V}_{\text {OUT }}$ transition rate during DVS. The corresponding time constant, $\tau_{\text {DVS }}$, is as follows:

$$
\begin{equation*}
\tau_{\mathrm{DVS}}=\mathrm{R}_{\mathrm{FB} 1} \times \mathrm{C}_{\mathrm{FF}} \tag{22}
\end{equation*}
$$

## Wi-Fi 7 SoC Design Example

For the parameters given in the $\mathrm{Wi}-\mathrm{Fi} 7 \mathrm{SoC}$ design example on page 13 and $\tau_{\text {DVS }}=2 \mu \mathrm{~s}$, from (22):
$R_{F F}=0$ and $C_{F F}=400 \mathrm{pF}$

## Device Protection

## Overvoltage Protection (OVP)

The OVP detection is based on the FB pin voltage. The OVP threshold is set to 720 mV , which is 1.2 times $\mathrm{V}_{\mathrm{REF}}$. When the FB voltage exceeds the OVP threshold, an internal overvoltage signal is asserted with a typical delay of $2 \mu \mathrm{~s}$. This signal latches off the high-side FET, turns on the low-side FET and de-asserts PGOOD. The low-side FET remains on to discharge the output capacitor until the FB voltage drops to 690 mV ( $1.15 \times \mathrm{V}_{\text {REF }}$ ). Then low-side FET also turns off to prevent complete discharge of $\mathrm{V}_{\text {OUT }}$. Both FETs remain latched off until the $\mathrm{V}_{\mathrm{IN}}$ or EN is recycled. Note that the OVP protection is designed to protect the SoC. If a strong external source is connected to the output, the low side MOSFET can be damaged.

## Overcurrent Protection (OCP)

The OCP threshold is referred to inductor valley current. If the valley current exceeds the programmed threshold, the locp for four consecutive switching cycles, the regulator enters hiccup mode. In this mode, switching is turned off for hiccup timeout period. Following the hiccup timeout, a soft start is attempted. If the OCP persists, hiccup timeout repeats. The regulator remains in hiccup mode until the load current is reduced to ensure that the valley current is below the programmed value. The OCP threshold is internally set to 20A (typical).

## Short-Circuit Protection (SCP)

If the output voltage drops below $60 \%$ of its programmed value (that is, FB drops below 0.36 V ), the regulator enters hiccup mode. The hiccup mode persists until short-circuit is removed. Note that the SCP is activated only after PGOOD goes high. Therefore, during short circuit the SCP turns off the device the first time, but in subsequent hiccups the OCP turns off the device.

## Over Temperature Protection (OTP)

The OTP is triggered when the junction temperature reaches $138^{\circ} \mathrm{C}$ (typical). The protection feature turns OFF both power FETs until the junction cools down to $123^{\circ} \mathrm{C}$. After this, soft start is initiated and regular operation resumes.

## Thermal Design

The proper thermal design is critical in controlling device temperatures and in achieving robust designs. There are several factors that affect the thermal performance, such as the temperature rise of the device in the package. This is a function of the thermal resistances of the MxL76125 inside the package and the power being dissipated.
For more information about thermal resistances, see "Electrical Characteristics" on page 2. Note that the values are obtained from simulation. Since your actual board design could be different, the thermal resistances in your actual and final board design may differ to the values listed in that section. The package thermal derating curves are shown in Figure 24 and Figure 25 on page 9.

## Package Description



Figure 35. MxL76125 Package Description

## Land Pattern and Stencil Design



Figure 36. MxL76125 Land Pattern and Stencil Design

| MAXLINEAR | 19 |
| :--- | :---: |
| $239 D S R 01$ |  |

## Ordering Information

| Part Number | Operating Temperature Range | Lead-Free | Package | Packaging <br> Method |
| :--- | :--- | :--- | :--- | :--- |
| MxL76125-AQB-R | $-40^{\circ} \mathrm{C} \leq T_{J} \leq 125^{\circ} \mathrm{C}$ | Yes | $4 \mathrm{~mm} \times 5 \mathrm{~mm}(\mathrm{QFN})$ | Tape and Reel |
| MxL76125-EVK-1 | MxL76125 Evaluation Board. |  |  |  |

Note: For more information about part numbers, as well as the most up-to-date ordering information and additional information on environment rating, go to www.maxlinear.com/MxL76125.

## Revision History

| Revision | Date | Description |
| :--- | :--- | :--- |
| 239DSR01 | December 20,2022 | Initial final release. |

Corporate Headquarters:
5966 La Place Court
Suite 100
Carlsbad, CA 92008
Tel.: +1 (760) 692-0711
Fax: +1 (760) 444-8598
www.maxlinear.com

 risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of MaxLinear, Inc. is adequately protected under the circumstances.
 license agreement from MaxLinear, Inc., the furnishing of this document does not give you any license to these patents, trademarks, copyrights, or other intellectual property.

 respective owners.
© 2022 MaxLinear, Inc. All rights reserved

