OCTOBER 2007 REV. 1.0.1 ### **GENERAL DESCRIPTION** The XRT91L34 is a fully integrated quad channel multirate Clock and Data Recovery (CDR) device for SONET/SDH 622.08 Mbps STS-12/STM-4 or 155.52 Mbps STS-3/STM-1 or 51.84 Mbps STS-1/STM-0 applications. The device provides Clock and Data Recovery (CDR) function by synchronizing its on-chip Voltage Controlled Oscillator (VCO) to the incoming serial data stream. The device internally monitors Loss of Lock (LOL) conditions and automatically mutes recovered data upon Loss of Signal (LOS) conditions. ### CLOCK AND DATA RECOVERY OVERVIEW The clock and data recovery (CDR) unit accepts the high speed NRZ serial data from the LVDS or Differential LVPECL receiver and generates a clock that is the same frequency as the incoming data. The CDR block uses a reference clock to train and monitor its clock recovery PLL. All four channels share a single 77.76MHz or 19.44MHz reference clock. Upon startup, the PLL locks to the local reference clock. Once this is achieved, the PLL attempts to lock onto the incoming receive serial data stream. Whenever the recovered clock frequency deviates from the local reference clock frequency by more than approximately ±500 ppm, the clock recovery PLL will switch and lock back onto the local reference clock and declare a Loss of Lock. Whenever a Loss of Lock or a Loss of Signal event occurs, the CDR will continue to supply a recovered clock (based on the local reference) to the framer/ mapper device. When the SDEXT is de-asserted by the optical module or when internal DLOS is asserted, the receive serial data output will be forced to a logic zero state for the entire duration that a LOS condition is declared. This acts as a receive data mute upon LOS function to prevent random noise from being misinterpreted as valid incoming data. When the SDEXT becomes active and the recovered clock is determined to be within ±500 ppm accuracy with respect to the local reference source and LOS is no longer declared, the clock recovery PLL will switch and lock back onto the incoming receive serial data stream. Figure 1 shows the block diagram of the XRT91L34. FIGURE 1. BLOCK DIAGRAM OF XRT91L34 ## **XRT91L34** ### QUAD CHANNEL MULTIRATE STS-12/3/1 AND STM-4/1/0 SONET/SDH CDR REV. 1.0.1 ### **APPLICATIONS** - SONET/SDH-based Transmission Systems - Add/Drop Multiplexers - Cross Connect Equipment - ATM and Multi-Service Switches, Routers and Switch/Routers - DSLAMS - SONET/SDH Test Equipment - DWDM Termination Equipment ### **FEATURES** - Quad Channel CDR targeted for SONET STS-12/STS-3/STS-1 and SDH STM-4/STM-1/STM-0 Applications - Selectable data rate operation between 622.08 Mbps, 155.52 Mbps, or 51.84 Mbps. - Single-chip fully integrated solution containing quad-channel clock and data recovery (CDR) functions - Optional flexibility to configure for LVDS or Differential LVPECL High Speed I/O Interface - Internal 100Ω termination for the high speed LVDS/Differential LVPECL inputs included - Utilizes reference clock frequency of either 19.44 MHz or 77.76 MHz - Host mode serial microprocessor interface simplifies monitor and control, including LOS monitoring - Diagnostics features include LOS monitoring in Host Mode and automatic recovered data mute upon LOS - Loss of Lock Detect output for each channel - Permits mixed data rate configuration of the four channels - Independent power down control of unused channels for lower power operation - Meets Telcordia, ANSI and ITU-T G.783 and G.825 SDH jitter requirements including T1.105.03 2002 SONET Jitter Tolerance specification, and GR-253 CORE, GR-253 ILR SONET Jitter specifications. - Complies with ANSI/TIA/EIA-644 and IEEE P1596.3 3.3V LVDS standard, 3.3V Differential LVPECL, and JESD 8-B LVTTL and LVCMOS standard. - Operates with dual power supply of 1.8V core and 3.3V IO supply - 90mW LVDS/ 350mW Differential LVPECL per channel Typical Power Dissipation - Package: 14 x 14 x 1.4 mm 128-pin LQFP - RoHS Compliant Lead-Free package availability - ESD greater than 2kV on all pins FIGURE 2. 128 LQFP PIN OUT OF THE XRT91L34 (TOP VIEW) ## ORDERING INFORMATION | PART NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |--------------|------------------------|-----------------------------| | XRT91L34IV | 128 Pin Lead LQFP | -40°C to +85°C | | XRT91L34IV-F | 128 Pin Lead-Free LQFP | -40°C to +85°C | # **TABLE OF CONTENTS** | GENERAL DESCRIPTION | 1 | |---------------------------------------------------------------------------------------------|----| | FIGURE 1. BLOCK DIAGRAM OF XRT91L34 | 1 | | APPLICATIONS | 2 | | FEATURES | 2 | | FIGURE 2. 128 LQFP PIN OUT OF THE XRT91L34 (TOP VIEW) | | | ORDERING INFORMATION | 3 | | TABLE OF CONTENTS | | | | | | PIN DESCRIPTIONS | _ | | HARDWARE CONTROL | | | RECEIVER SECTION | | | Power and Ground | | | SERIAL MICROPROCESSOR INTERFACE | 11 | | 1.0 FUNCTIONAL DESCRIPTION | 12 | | 1.1 HARDWARE MODE VS. HOST MODE | | | 1.2 STS-12/STM-4 AND STS-3/STM-1 AND STS-1/STM-0 MODE OF OPERATION | | | TABLE 1: CHANNEL DATA RATE SELECTION | | | 1.3 REFERENCE CLOCK INPUT | | | TABLE 2: CDR REFERENCE FREQUENCY OPTIONS (LVDS/ DIFF LVPECL OR SINGLE-ENDED LVTTL/LVCMOS) | 13 | | FIGURE 3. REFERENCE CLOCK DESIGN OPTIONS | 13 | | 2.0 RECEIVE SECTION | 14 | | 2.1 RECEIVE SERIAL INPUT | 14 | | FIGURE 4. RECEIVE SERIAL INPUT INTERFACE USING LVDS/DIFF LVPECL DC COUPLING INTERNAL TERM | | | FIGURE 5. RECEIVE SERIAL INPUT INTERFACE USING DIFF LVPECL AC COUPLING INTERNAL TERMINATION | 15 | | 2.2 RECEIVE CLOCK AND DATA RECOVERY | | | TABLE 3: CLOCK AND DATA RECOVERY UNIT PERFORMANCE | 16 | | 2.2.1 INTERNAL CLOCK AND DATA RECOVERY DISABLE | | | FIGURE 6. EXTERNAL LOOP FILTERS | | | 2.4 INTERNAL DIGITAL LOSS OF SIGNAL AND EXTERNAL SIGNAL DETECTION | | | FIGURE 7. LOSS OF SIGNAL DECLARATION CIRCUIT | | | TABLE 4: EXTERNAL LOS DECLARATION POLARITY SETTING. | 17 | | 2.5 MULTICHANNEL RECOVERED OUTPUT INTERFACE | | | FIGURE 8. MULTICHANNEL RECOVERED OUTPUT INTERFACE BLOCK | 18 | | 2.6 DIFFERENTIAL RECOVERED DATA OUTPUT TIMING | | | FIGURE 9. DIFFERENTIAL RECOVERED OUTPUT TIMING | 19 | | TABLE 5: RECOVERED DATA OUTPUT TIMING (STS-12/STM-4 OPERATION) | 19 | | TABLE 6: RECOVERED DATA OUTPUT TIMING (STS-3/STM-1 OPERATION) | 19 | | TABLE 7: RECOVERED DATA OUTPUT TIMING (STS-1/STM-0 OPERATION) | 19 | | 3.0 JITTER PERFORMANCE | | | 3.1 SONET JITTER REQUIREMENTS | | | 3.1.1 RX JITTER TOLERANCE: | | | FIGURE 10. GR-253/G.763 JITTER TOLERANCE MASK | | | FIGURE 12. XRT91L34 MEASURED JITTER TOLERANCE AT 31.04 MBPS STS-1/STM-1 | | | FIGURE 13. XRT91L34 MEASURED JITTER TOLERANCE AT 622.08 MBPS STS-12/STM-4 | | | 3.1.2 RX JITTER TRANSFER | 22 | | FIGURE 14. XRT91L34 MEASURED JITTER TRANSFER AT 51.84 MBPS STS-1/STM-0 | 22 | | FIGURE 15. XRT91L34 MEASURED JITTER TRANSFER AT 155.52 MBPS STS-3/STM-1 | | | FIGURE 16. XRT91L34 MEASURED JITTER TRANSFER AT 622.08 MBPS STS-12/STM-4 | | | 4.0 SERIAL MICROPROCESSOR INTERFACE BLOCK | | | FIGURE 17. SIMPLIFIED BLOCK DIAGRAM OF THE SERIAL MICROPROCESSOR INTERFACE | | | 4.1 SERIAL TIMING INFORMATION | | | FIGURE 18. TIMING DIAGRAM FOR THE SERIAL MICROPROCESSOR INTERFACE | | | 4.2 16-BIT SERIAL DATA INPUT DESCRITPTION | | | 4.2.1 R/W (SCLK1) | | | 4.2.2 A[5:0] (SCLK2 - SCLK7) | | | 4.2.4 D[7:0] (SCLK9 - SCLK16) | | | 4.3 8-BIT SERIAL DATA OUTPUT DESCRIPTION | | | = = = = · · · · · · · · · · · · · · · · | | ## QUAD CHANNEL MULTIRATE STS-12/3/1 AND STM-4/1/0 SONET/SDH CDR | TABLE 8: MICROPROCESSOR INTERFACE REGISTER MAP | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----| | TABLE 9: MICROPROCESSOR INTERFACE REGISTER 0x00 BIT DESCRIPTION | 0.7 | | | | | Table 10: Microprocessor Interface Register 0x01 Bit Description | 28 | | Table 11: Microprocessor Interface Register 0x02 Bit Description | 28 | | Table 12: Microprocessor Interface Register 0x03 Bit Description | 29 | | Table 13: Microprocessor Interface Register 0x04 Bit Description | 29 | | Table 14: Microprocessor Interface Register 0x05 Bit Description | | | Table 15: Microprocessor Interface Register 0x08, 0x10, 0x18, 0x20 Bit Description | | | Table 16: Microprocessor Interface Register 0x09, 0x11, 0x19, 0x21 Bit Description | 31 | | Table 17: Microprocessor Interface Register 0x0A, 0x12, 0x1A, 0x22 Bit Description | | | 6.0 ELECTRICAL CHARACTERISTICS | 33 | | ABSOLUTE MAXIMUM RATINGS | | | TABLE 18: ABSOLUTE MAXIMUM POWER AND INPUT/OUTPUT RATINGS | 33 | | Table 19: Power and Current DC Electrical Characteristics | | | Table 20: LVDS/Differential LVPECL Input Logic Signal DC Electrical Characteristics | | | Figure 19. LVDS/Differential LVPECL Voltage Parameter Convention | | | TABLE 21: LVDS OUTPUT LOGIC SIGNAL DC ELECTRICAL CHARACTERISTICS | | | TABLE 22: DIFFERENTIAL LVPECL OUTPUT LOGIC SIGNAL DC ELECTRICAL CHARACTERISTICS | | | TABLE 23: LVTTL/LVCMOS SIGNAL DC ELECTRICAL CHARACTERISTICS | | | TABLE 24: ORDERING INFORMATION | 37 | | PACKAGE DIMENSIONS | 37 | | PACKAGE DIMENSIONS TABLE 25: REVISION HISTORY PARTIE TO STATE OF THE | | # PIN DESCRIPTIONS # HARDWARE CONTROL | NAME | LEVEL | Түре | Pin | | DESCRIPTION | | |----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--| | RESET | LVTTL,<br>LVCMOS | I | 46 | Master Reset Input Active "Low." When this pin is pulled "Low", the internal state machines and registers are set to their default state. "Low" = Master Hardware Reset "High" = Normal Operation This pin is provided with an internal pull-up. | | | | TEST | LVTTL,<br>LVCMOS | - Sepro | 45 | state machines will enter<br>"Low" = Normal Operatio<br>"High" = Factory Test Dia | n<br>Ignostic Mode<br>e pulled Low for normal operation. | | | DATAORATE[1:0] | LVTTL,<br>LVCMOS | 70 | 115, 116 | | eption speed rate for each of the four according to the logic below. | | | DATA1RATE[1:0] | LVTTL,<br>LVCMOS | The state of s | 113, 114 | DATANRATE[1:0] | DATA RATE | | | DATA2RATE[1:0] | LVTTL,<br>LVCMOS | I | 50, 49 | 00000 | STS-1/STM-0<br>51.84 Mbps | | | DATA3RATE[1:0] | LVTTL,<br>LVCMOS | I | 48, 47 | Note: These pins have a These pins are provided | STS-3/STM-1 155.52 Mbps STS-12/STM-4 622.08 Mbps STS-12/STM-4 622.08 Mbps or function in Host Mode. with internal pull-down. | | # QUAD CHANNEL MULTIRATE STS-12/3/1 AND STM-4/1/0 SONET/SDH CDR | | | | | | | M-4/1/0 SONET/SDH CDR | |------------------------------------------|------------------|------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------| | NAME | LEVEL | TYPE | Pin | DESCRIPTION | | | | CDRREFSEL | LVTTL,<br>LVCMOS | I | 119 | Selects the Clo<br>on REFCLKP/N<br>below.<br>"Low" = 77.76 N | ck and Data Recov | | | | | | | CDRREFSEL | REFCLKP/N OR<br>TTLREFCLK<br>FREQUENCY | CHANNEL 0 - 3<br>Available Data Rates | | | <b>x</b> | | | 0 | 77.76 MHz | STS-12/STM-4 622.08 Mbps<br>STS-3/STM-1 155.52 Mbps | | | do ho | Ó. | | 1 | 19.44 MHz | STS-1/STM-0 51.84 Mbps | | | O'ATA She | todul<br>et are<br>may | no lo | from a accura data re require | a crystal oscillato<br>cy better than 100 <sub>l</sub> | Host Mode. | | OUTCFG | LVTTL,<br>LVCMOS | 1 4 | 0,4473 | Output Configuration Globally selects recovered clock and data outputs to be LVDS or Differential LVPECL on all four channels based on table below. "Low" = LVDS Standard Output "High" = Differential LVPECL Standard Output | | | | | | | | OUTCFG | Input<br>Configuration | Output<br>Configuration | | | | | | 0 | LVDS/<br>Differential LVPEC | LVDS | | | | | | 1 | LVDS/ C<br>Differential LVPEC | Differential LVPECL | | | | | | | ided with an interna | <u> </u> | | CDRDIS0<br>CDRDIS1<br>CDRDIS2<br>CDRDIS3 | LVTTL,<br>LVCMOS | I | 107<br>106<br>56<br>55 | Active "High." I<br>for respective<br>when channel is<br>"Low" = Interna<br>"High" = Interna<br>NOTE: These p | channel. This ena | clock and Data Recovery unit ables lower power operation led bled on in Host Mode. | | NAME | LEVEL | Түре | Pin | DESCRIPTION | |--------------------------------------|----------------------|-------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DLOSDIS<br>/SDI | LVTTL,<br>LVCMOS | I | 39 | DLOS (Digital Loss of Signal) Disable Hardware Mode Disables internal DLOS monitoring and automatic muting of RXDO[3:0]P/N recovered data output pins upon DLOS detection. DLOS is declared when the incoming data stream has no transition for more than 2.5μs. DLOS is cleared when transitions are detected within a 128μs interval sliding window. "Low" = Monitor & Mute recovered data upon DLOS declaration "High" = Disable internal DLOS monitoring This pin is provided with an internal pull-down. Host Mode This pin is functions as the microprocessor Serial Data Input. | | POL0<br>POL1<br>POL2<br>POL3 | LVTTL,<br>LVCMOS | O Dro | 126<br>124<br>36<br>34 | Polarity for SDEXT Input Controls the Signal Detect polarity convention of SDEXT. "Low" = SDEXT is active "Low." "High" = SDEXT is active "High." Note: These pins have no function in Host Mode. These pins are provided with internal pull-down. | | SDEXT0<br>SDEXT1<br>SDEXT2<br>SDEXT3 | LVTTL,<br>LVCMOS, | no | 127<br>125<br>35<br>33 | Signal Detect Input from Optical Module When inactive, it will immediately declare a Loss of Signal (LOS) condition and assert LOS register bit and mute the activity of the RXDO[3:0]P/N serial data output on the respective channel. "Active" = Normal Operation "Inactive" = LOS Condition (SDEXT detects signal absence) These pins are provided with internal pull-down. | | REFCLKP<br>REFCLKN | LVDS,<br>Diff LVPECL | I | 117<br>118 | Reference Clock Input (77.76 MHz or 19.44 MHz) This differential reference clock input will accept either a 77.76 MHz or a 19.44 MHz LVDS/Differential LVPECL clock source. Pin CDRREFSEL determines the value used as the reference. See Pin CDRREFSEL for more details. REFCLKP/N inputs are internally biased to 1.2V via 15kΩ resistance. These pins are equipped with a 100Ω line-to-line internal termination. Note: In the event that TTLREFCLK LVTTL/LVCMOS input is used instead of these differential inputs for clock reference, the REFCLKP should be left unconnected and REFCLKN should be tied to GND. | | TTLREFCLK | LVTTL,<br>LVCMOS | I | 120 | TTL Reference Clock Input (77.76 MHz or 19.44 MHz) This optional single-ended clock input reference can be used instead of the differential REFCLKP/N input. It will accept either a 77.76 MHz or a 19.44 MHz LVTTL clock source. Pin CDRREFSEL determines the value used as the reference. See Pin CDRREFSEL for more details. Note: In the event that REFCLKP/N differential inputs are used instead of this LVTTL/LVCMOS input for clock reference, the TTLREFCLK should be tied to ground. This pin is provided with an internal pull-down. | # **RECEIVER SECTION** | NAME | LEVEL | Түре | Pin | DESCRIPTION | |----------------------------------------------------------------------------------------------|----------------------|---------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RXDIOP RXDION RXDI1P RXDI1N RXDI2P RXDI2N RXDI3P RXDI3N | LVDS,<br>Diff LVPECL | I | 3<br>4<br>11<br>12<br>22<br>21<br>30<br>29 | Receive Serial Data Input The differential receive serial data stream of 622.08 Mbps STS-12/STM-1 or 155.52 Mbps STS-3/STM-1 or 51.84 Mbps STS-1/STM-0 is applied to these differential input pins. These pins accept LVDS or Differential LVPECL input standard. These pins are internally biased to 1.2V via 15k $\Omega$ resistance and are equipped with a 100 $\Omega$ line-to-line internal termination. | | RXDO0P<br>RXDO0N<br>RXDO1P<br>RXDO1N<br>RXDO2P<br>RXDO2N<br>RXDO3P<br>RXDO3N | LVDS,<br>Diff LVPECL | o orodu | 94<br>93<br>86<br>85<br>75<br>76<br>67 | Recovered Serial Data Output 622.08 Mbps STS-12/STM-4 / 155.52 Mbps STS-3/STM-1 / 51.84 Mbps STS-1/STM-0 differential recovered serial data output that is updated simultaneously on the falling edge of the corresponding channel RXCLKO output. User selectable LVDS standard or Differential LVPECL standard output based on OUTCFG pin state. | | RXCLKO0P<br>RXCLKO0N<br>RXCLKO1P<br>RXCLKO1N<br>RXCLKO2P<br>RXCLKO2N<br>RXCLKO3P<br>RXCLKO3N | LVDS,<br>Diff LVPECL | May / | 90<br>89<br>82<br>81<br>79<br>80<br>71<br>72 | Recovered Clock Output (622.08 MHz/ 155.52 MHz/ 51.84 MHz) 622.08 MHz STS-12/STM-4 / 155.52 MHz STS-3/STM-1 / 51.84 MHz STS-1/STM-0 differential clock output for the corresponding recovered data output RXDO[0:3]P/N. The recovered serial data output port will be updated on the falling edge of this clock. User selectable LVDS standard or Differential LVPECL standard output based on OUTCFG pin state. | | LOL0<br>LOL1<br>LOL2<br>LOL3 | LVCMOS | 0 | 98<br>99<br>63<br>64 | CDR LOL Detect Output This pin is used to monitor the lock condition of the PLL in the clock and data recovery unit of each channel. "Low" = CDR Locked "High" = CDR Out of Lock | | CAP0P<br>CAP0N | Analog | - | 109<br>108 | CDR Non-polarized External Loop Filter Capacitors Mode of Operation: | | CAP1P<br>CAP1N | Analog | - | 103<br>102 | 1. STS12/STM4: CAP[0:3]P/N = 0.47μF ± 10% tolerance<br>2. STS3/STM1: CAP[0:3]P/N = 0.47μF ± 10% tolerance<br>3. STS1/STM0: CAP[0:3]P/N = 1.0μF ± 10% tolerance | | CAP2P<br>CAP2N | Analog | - | 59<br>60 | Use type X7R or X5R for improved stability over temperature. (Isolate from noise and place close to pin) | | CAP3P<br>CAP3N | Analog | - | 53<br>54 | | ## XRT91L34 # QUAD CHANNEL MULTIRATE STS-12/3/1 AND STM-4/1/0 SONET/SDH CDR # POWER AND GROUND | NAME | Түре | Pin | DESCRIPTION | |---------|------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AVDD1.8 | PWR | 42, 57, 58, 104, 105,<br>123 | 1.8V Analog Core Power Supply AVDD1.8 should be isolated from DVDD1.8 and 3.3V VDD_IO power supplies. For best results, use a ferrite bead along with an internal power plane separation. The AVDD1.8 power supply pins should have bypass capacitors to the nearest ground. | | DVDD1.8 | PWR | 51, 112 | 1.8V Digital Core Power Supply DVDD1.8 should be isolated from AVDD1.8 and 3.3V VDD_IO power supplies. For best results, use an internal power plane separation. The DVDD1.8 power supply pins should have bypass capacitors to the nearest ground. | | VDD_IO | PWR | 5, 6, 13, 14, 19, 20, 27,<br>28, 65, 66, 73, 74, 87,<br>88, 95, 96 | 3.3V Input/Output Bus Power Supply These pins require a 3.3V potential voltage for properly biasing the Differential LVDS/Differential LVPECL and LVCMOS/LVTTL input and output pins. VDD_IO should be isolated from the AVDD1.8 and DVDD1.8 Core power supplies. For best results, use a ferrite bead along with an internal power plane separation. The VDD_IO power supply pins should have bypass capacitors to the nearest ground. | | GND_IO | GND | 7, 8, 15, 16, 17, 18, 25, 26, 69, 70, 77, 78, 83, | Ground for 3.3V VDD Input/Output Power Supplies It is recommended that all ground pins of this device be tied together. | | GND | GND | 43, 52, 61, 62, 100, 101,<br>110, 111, 121 | Power Supply and Thermal Ground It is recommended that all ground pins of this device be tied together. | | NC | | 1, 2, 9, 10, 23, 24, 31,<br>32, 97, 128 | No Connect | | | | | Power Supply and Thermal Ground It is recommended that all ground pins of this device be tied together. No Connect | # SERIAL MICROPROCESSOR INTERFACE | NAME | LEVEL | Түре | Pin | DESCRIPTION | |-----------------|------------------|------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HOST/HW | LVTTL,<br>LVCMOS | _ | 122 | Host or Hardware Mode Select Input The XRT91L34 offers two modes of operation for interfacing to the device. The Host mode uses a serial microprocessor interface for programming individual registers. The Hardware mode is controlled by the state of the hardware pins set by the user. When left unconnected, by default, the device is configured in the Hardware mode. "Low" = Hardware Mode "High" = Host Mode This pin is provided with an internal pull-down. | | <u>ශ</u> | LVTTL,<br>LVCMOS | - property no mo | 38<br>YUCA<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10 | Chip Select Input (Host Mode) Active "Low" signal. This signal enables the serial microprocessor interface by pulling chip select "Low". The serial microprocessor is disabled when the chip select signal returns "High". Notes: 1. The serial microprocessor interface does not support burst mode. Chip Select must be de-asserted after each operation cycle. 2. Chip Select is only active in Host Mode. This pin is provided with an internal pull-up. | | SCLK | LVTTL,<br>LVCMOS | | 387 | Serial Clock Input (Host Mode Only) Once CS is pulled "Low", the serial microprocessor interface requires 16 clock cycles for a complete Read or Write operation. Serial Clock Input is only active in Host Mode. This pin is provided with an internal pull-down. | | DLOSDIS<br>/SDI | LVTTL,<br>LVCMOS | _ | 39 | Serial Data Input (Host Mode Only) When CS is pulled "Low", the serial data input is sampled on the rising edge of SCLK. Serial Data Input is only active in Host Mode. This pin is provided with an internal pull-down. Hardware Mode This pin is functions as the DLOSDIS control pin. | | SDO | LVCMOS | 0 | 40 | Serial Data Output (Host Mode Only) If a Read function is initiated, the serial data output is updated on the falling edge of SCLK8 through SCLK15, with the LSB (D0) updated first. This enables the data to be sampled on the rising edge of SCLK9 through SCLK16. Serial Data Output is only active in Host Mode. | | ĪNT | LVCMOS | 0 | 41 | Interrupt Output (Host Mode Only) Active "Low" signal. This signal is asserted "Low" when a change in alarm status occurs. Once the status registers have been read, the interrupt pin will return "High". Interrupt Output is only active in Host Mode. Note: This open-drain output pin requires an external pull-up resistor. | ### 1.0 FUNCTIONAL DESCRIPTION The XRT91L34 Quad Channel CDR is designed to operate with a multichannel SONET Framer/ASIC device and provide a high-speed serial clock and data recovery interface to optical networks. The CDR receives differential NRZ serial bit stream running at STS-12/STM-4 or STS-3/STM-1 or STS-1/STM-0, and outputs recovered serial clock and data via differential LVDS/LVPECL drivers. It implements four independently configurable receive clock and data recovery (CDR) units and a LOL and LOS detection circuit (Host Mode Only) for each channel. The CDR is used to provide the front end component of SONET equipment. ### 1.1 Hardware Mode vs. Host Mode Functional control of the receiver can be configured by using either Host mode or Hardware mode. Hardware mode is selected by pulling HOST/HW "Low" or leaving this pin unconnected. The receiver functionality is then controlled by the hardware pins described in the Hardware Pin Descriptions. Host mode is selected by pulling HOST/HW "High". In Host mode the functionality is controlled by programming internal R/W registers using the Serial Microprocessor interface. Host mode offers functions not available in Hardware mode, such as Loss of Signal Monitoring, Interrupt Generation and Disabling of the recovered clock output. ## 1.2 STS-12/STM-4 and STS-3/STM-1 and STS-1/STM-0 Mode of Operation The data rate of each receiver channel can be configured by using the appropriate signal level on the DATAnRATE1:0] pins (where n = channel 0, 1, 2, or 3) as shown in Table 1. TABLE 1: CHANNEL DATA RATE SELECTION | DATANR | ATE[1:0] | DATA RATE SELECTED FOR<br>CHANNEL N | | |--------|----------|-------------------------------------|-------| | 0 | nor non | STS-1/STM-0<br>51.84 Mbps | | | 0 | 000 | STS-3/STM-1<br>155.52 Mbps | | | 1 | 0 | STS-12/STM-4<br>622.08 Mbps | | | 1 | 1 | STS-12/STM-4<br>622.08 Mbps | , in | | umber. | | | CO IS | Note: n denotes channel number. ### 1.3 Reference Clock Input The XRT91L34 can accept either a 19.44 MHz or 77.76 MHz Differential clock input at REFCLKP/N or a Single-Ended LVTTL clock input at TTLREFCLK. The REFCLKP/N or TTLREFCLK should be generated from a source which has a frequency accuracy better than ±100ppm in order for the CDR Loss of Lock detector to have the necessary accuracy required for SONET systems. The reference clock can be provided with one of two frequencies chosen by CDRREFSEL. The reference frequency options for the XRT91L34 are listed in Table 2. Figure 3 illustrate the reference clock design options. TABLE 2: CDR REFERENCE FREQUENCY OPTIONS (LVDS/ DIFF LVPECL OR SINGLE-ENDED LVTTL/LVCMOS) | CDRREFSEL | REFCLKP/N OR TTLREFCLK<br>FREQUENCY | CHANNEL 0 - 3<br>Available Data Rates | |-----------|-------------------------------------|-----------------------------------------------------| | 0 | 77.76 MHz | STS-1/STM-0 51.84 Mbps | | 1 // | 19.44 MHz | STS-3/STM-1 155.52 Mbps<br>STS-12/STM-4 622.08 Mbps | FIGURE 3. REFERENCE CLOCK DESIGN OPTIONS ### 2.0 RECEIVE SECTION The receive section of XRT91L34 includes four differential input buffers RXDI[3:0]P/N, followed by clock and data recovery units (CDR) and recovered serial data and clock differential output drivers. The receiver accepts the high speed Non-Return to Zero (NRZ) serial data at 622.08/155.52/51.84 Mbps through the input interfaces RXDI[3:0]P/N. The clock and data recovery unit recovers the high-speed receive clock from the incoming data stream. The recovered serial data is presented to the RXDO[3:0]P/N differential output driver interface. The high-speed recovered clock RXCLKO[3:0]P/N, is used to synchronize the transfer of the RXDO[3:0]P/N data with the receive portion of a framer/mapper device. The recovered data RXDO[3:0]P/N and clock RXCLKO[3:0]P/N differential output driver interfaces are designed for ultimate flexibility by supporting either LVDS or Differential LVPECL protocol level. Upon initialization or loss of signal or loss of lock, the external reference clock signal of 19.44 MHz or 77.76 MHz is used to start-up the clock recovery phase-locked loop for proper operation. The included CDR blocks in the XRT91L34 can be individually disabled by asserting the CDRDIS[3:0] pins to permit the flexibility of powering down unused channels. ### 2.1 Receive Serial Input The receive serial inputs are applied to RXDI[3:0]P/N. The XRT91L34 includes internal termination, this has the advantage of reducing the number of external board components. The XRT91L34 terminates the receive inputs using $100\Omega$ line-to-line method of termination. Differential LVPECL operation of receive inputs can be supported, provided each optical module Differential LVPECL output pin must have a $130\Omega$ DC current path resistor to GND whether internally or externally. A simplified LVDS/Differential LVPECL DC coupling block diagram is shown in Figure 4. FIGURE 4. RECEIVE SERIAL INPUT INTERFACE USING LVDS/DIFF LVPECL DC COUPLING INTERNAL TERM **Note:** Some optical modules integrate AC coupling capacitors and DC current path resistors internally within the module. AC or DC coupling is largely specific to system design and optical module of choice. The receive serial inputs can also be AC coupled to an optical module or an electrical interface. A simplified Differential LVPECL AC coupling using external passive components block diagram is shown in Figure 5. FIGURE 5. RECEIVE SERIAL INPUT INTERFACE USING DIFF LVPECL AC COUPLING INTERNAL TERMINATION **Note:** Some optical modules integrate AC coupling capacitors and DC current path resistors internally within the module. ### 2.2 Receive Clock and Data Recovery The clock and data recovery (CDR) unit accepts the high speed NRZ serial data from the Differential receiver and generates a clock that is the same frequency as the incoming data. The clock recovery block utilizes the reference clock from REFCLKP/N or TTLREFCLK to train and monitor its clock recovery PLL. Upon startup, the PLL locks to the local reference clock. Once this is achieved, the PLL then attempts to lock onto the incoming receive serial data stream. Whenever the recovered clock frequency deviates from the local reference clock frequency by more than approximately ±500 ppm, the clock recovery PLL will switch to the local reference clock, declare a Loss of Lock and output a high level signal on the LOL output pin. Whenever a Loss of Lock (LOL) or a Loss of Signal (LOS) event occurs, the CDR will continue to supply a receive clock (based on the local reference). When the SDEXT becomes active and internal DLOS is cleared and the recovered clock is determined to be within ±500 ppm accuracy with respect to the local reference source, the clock recovery PLL will switch back to the incoming receive serial data stream. Table 3 specifies the Clock and Data Recovery Unit performance characteristics. | TABLE 2. | CLOCK AND | DATA DECOVERY | UNIT PERFORMANCE | |----------|-----------|---------------|------------------| | IABLE 3 | GLOCK AND | DATA RECOVERY | UNIT PERFORMANCE | | NAME | PARAMETER | MIN | Түр | Max | Units | |----------------------|-------------------------------------------------------------|------|-----|------|-------| | REF <sub>DUTY</sub> | Reference clock duty cycle | 40 | | 60 | % | | REF <sub>TOL</sub> | Reference clock frequency tolerance <sup>2</sup> | -100 | | +100 | ppm | | TOL <sub>JIT</sub> | Input jitter tolerance with 1 MHz < f < 20 MHz PRBS pattern | 0.3 | 0.4 | | UI | | OCLK <sub>DUTY</sub> | Clock output duty cycle | 45 | | 55 | % | Jitter specification is defined using a 12kHz to 0.4/1.3/5MHz LP-HP single-pole filter. ## 2.2.1 Internal Clock and Data Recovery Disable Optionally, each of the four internal CDR unit can be disabled and powered down when the channel is not in use. Asserting the CDRDISn pin (where n = channel 0, 1, 2, or 3) "High" in Hardware Mode or setting CDRDISn bit (where n = channel 0, 1, 2, or 3) in Host Mode, disables the internal Clock and Data Recovery unit for that particular channel. ## 2.3 External Receive Loop Filter Capacitors For STS12/STM4 and STS3/STM1 operation, use $0.47\mu F$ (or greater) non-polarized external loop filter capacitors to achieve the required receiver jitter performance for each of the channels. For STS1/STM0 operation, use a minimum of $1.0\mu F$ non-polarized capacitors. If all 3 data rates STS12/STS3/STS1 are required in an application, then use 1 $\mu F$ FIGURE 6. EXTERNAL LOOP FILTERS <sup>&</sup>lt;sup>1</sup>These reference clock jitter limits are required for the outputs to meet SONET system level jitter requirements (<10 mUl<sub>rms</sub>). <sup>&</sup>lt;sup>2</sup>Required to meet SONET output frequency stability requirements. QUAD CHANNEL MULTIRATE STS-12/3/1 AND STM-4/1/0 SONET/SDH CDR #### Internal Digital Loss of Signal and External Signal Detection 2.4 XRT91L34 has an integrated Digital Loss of Signal (DLOS) circuit and supports external Signal Detection (SDEXT) for detecting and determining received signal integrity. The internal DLOS circuit monitors the incoming data stream. If the incoming data stream has no transition for more than 2.5 us, Loss of Signal is declared. This LOS condition will be cleared when the circuit detects transitions in a 128us interval sliding window. Pulling the DLOSDIS pin signal to a high level in hardware mode or setting DLOSDIS bit in host mode will disable the internal DLOS detection circuit to permit the framer/mapper interface to determine the Loss of Signal declaration and clearance criteria for specific applications. The external Signal Detect function is supported by the SDEXT input. An LVCMOS/LVTTL signal comes from the optical module through an output usually called "SD" or "FLAG" which indicates the lack or presence of optical power. Depending on the manufacturer of these devices, the polarity of this signal can be either active "Low" or active "High." The SDEXT and POL inputs are Exclusive OR'ed to determine external Loss of Signal (LOS) condition. In the event that internal DLOS is detected or an external SDEXT input indicates signal absence, the recovered serial data output will be forced to a logic state "0," and the LOS status register is set whenever the host mode serial microprocessor interface is active. This acts as a receive data mute upon LOS function to prevent data chattering and to prevent random noise from being misinterpreted as valid incoming data. Figure 7 shows the Loss of Signal Detection logic circuit. Table 4 specifies LOS declaration polarity settings. FIGURE 7. LOSS OF SIGNAL DECLARATION CIRCUIT TABLE 4: EXTERNAL LOS DECLARATION POLARITY SETTING | SDEXT | POL | INTERNAL SIGNAL DETECT | LOS BIT STATE<br>(HOST MODE ONLY) | RXDO[3:0]P/N | |-------|-----|--------------------------------------------------------------------------------------------|-----------------------------------|---------------------| | 0 | 0 | Active Low. Optical signal presence indicated by SDEXT logic 0 input from optical module. | Low | Normal<br>Operation | | 0 | 1 | Active High. Optical signal presence indicated by SDEXT logic 1 input from optical module. | High LOS declared | Muted | | 1 | 0 | Active Low. Optical signal presence indicated by SDEXT logic 0 input from optical module. | High<br>LOS declared | Muted | | 1 | 1 | Active High. Optical signal presence indicated by SDEXT logic 1 input from optical module. | Low | Normal<br>Operation | ### 2.5 Multichannel Recovered Output Interface The recovered data RXDO[3:0]P/N differential output drivers along with the recovered clock RXCLKO[3:0]P/N differential output drivers can be configured for LVDS or Differential LVPECL standard operation. In addition, Host Mode operation permits each of the channelized recovered clock output to be independently disabled such as in repeater applications to save power. FIGURE 8. MULTICHANNEL RECOVERED OUTPUT INTERFACE BLOCK ## 2.6 Differential Recovered Data Output Timing The differential recovered data and clock outputs operating at the STS-12/STM-4 or STS-3/STM-1 or STS-1/STM-0 datarates will adhere to the data valid output timing shown in Figure 9, Table 5, Table 6, and Table 7. FIGURE 9. DIFFERENTIAL RECOVERED OUTPUT TIMING TABLE 5: RECOVERED DATA OUTPUT TIMING (STS-12/STM-4 OPERATION) | SYMBOL | PARAMETER | MIN | Түр | Max | Units | |-------------------------|-------------------------------------------------------------------------------------------|-----|-------|-----|-------| | <sup>t</sup> RXCLKO | Recovered high-speed output clock period | | 1.608 | | ns | | <sup>t</sup> RXDO_VALID | Time the data is valid on RXDO[3:0]P/N before and after the rising edge of RXCLKO[3:0]P/N | 0.5 | | | ns | TABLE 6: RECOVERED DATA OUTPUT TIMING (STS-3/STM-1 OPERATION) | SYMBOL | PARAMETER | ТҮР | MAX | Units | |-------------------------|-------------------------------------------------------------------------------------------|------|-----|-------| | <sup>t</sup> RXCLKO | Recovered high-speed output clock period | 6.43 | | ns | | <sup>t</sup> RXDO_VALID | Time the data is valid on RXDO[3:0]P/N before and after the rising edge of RXCLKO[3:0]P/N | 5 | | ns | TABLE 7: RECOVERED DATA OUTPUT TIMING (STS-1/STM-0 OPERATION) | SYMBOL | PARAMETER | MIN | Түр | Max | Units | |-------------------------|-------------------------------------------------------------------------------------------|-----|-------|-----|-------| | <sup>t</sup> RXCLKO | Recovered high-speed output clock period | | 19.29 | | ns | | t <sub>RXDO_VALID</sub> | Time the data is valid on RXDO[3:0]P/N before and after the rising edge of RXCLKO[3:0]P/N | 8.3 | | | ns | ### 3.0 JITTER PERFORMANCE ## 3.1 SONET Jitter Requirements SONET receive equipment jitter requirements are specified jitter tolerance and jitter transfer. The definitions of each of these types of jitter are given below. ## 3.1.1 Rx Jitter Tolerance: OC-1/STM-0, OC-3/STM-1, and OC-12/STM-4 category II SONET interfaces should tolerate, the input jitter applied according to the mask of Figure 10, with the corresponding parameters specified in the figure. | Slope = -20dB/decade FIGURE 10. GR-253/G.783 JITTER TOLERANCE MASK FIGURE 11. XRT91L34 MEASURED JITTER TOLERANCE AT 51.84 MBPS STS-1/STM-0 FIGURE 12. XRT91L34 MEASURED JITTER TOLERANCE AT 155.52 MBPS STS-3/STM-1 XRT91L34 FIGURE 13. XRT91L34 MEASURED JITTER TOLERANCE AT 622.08 MBPS STS-12/STM-4 ## 3.1.2 Rx Jitter Transfer Jitter Transfer function is defined as the ratio of jitter on the output relative to the jitter applied on the input versus frequency. It displays the ability of the component unit to attenuate jitter at the specified injected jitter frequencies. There are two distinct characteristics in jitter transfer, jitter gain (jitter peaking) defined as the highest ratio above 0dB and jitter transfer bandwidth. The overall jitter transfer bandwidth is controlled by a low bandwidth loop. The XRT91L34 meets the latest jitter transfer characteristics as shown in the Figure 14, Figure 15, and Figure 16. The XRT91L34 complies with STS-12/3/1 and STM-4/1/0 jitter transfer masks set forth by Bellcore GR-253 Core section 5.6.2.1 and ITUT G.783 section 15.1.3 as defined in G.825. FIGURE 14. XRT91L34 MEASURED JITTER TRANSFER AT 51.84 MBPS STS-1/STM-0 FIGURE 16. XRT91L34 Measured JITTER TRANSFER AT 622.08 MBps STS-12/STM-4 XRT91L34 And may no longer being manufactured (OBS) actured ### 4.0 SERIAL MICROPROCESSOR INTERFACE BLOCK The Serial Microprocessor Interface uses a standard 3-pin serial port with $\overline{CS}$ , SCLK, and SDI for programming the device. Optional pins such as SDO, $\overline{INT}$ , and $\overline{RESET}$ allow the ability to read back contents of the registers, monitor the device via an interrupt pin, and reset the device to its default configuration by pulling reset "Low" for more than 10ns. A simplified block diagram of the Serial Microprocessor Interface is shown in Figure 17. FIGURE 17. SIMPLIFIED BLOCK DIAGRAM OF THE SERIAL MICROPROCESSOR INTERFACE ### 4.1 SERIAL TIMING INFORMATION The serial port requires 16 bits of data applied to the SDI (Serial Data Input) pin. The Serial Microprocessor Interface samples SDI on the rising edge of SCLK (Serial Clock Input). The data is not latched into the device until all 16 bits of serial data have been sampled. A timing diagram of the Serial Microprocessor Interface is shown in Figure 18. FIGURE 18. TIMING DIAGRAM FOR THE SERIAL MICROPROCESSOR INTERFACE **Note:** The serial microprocessor interface does <u>NOT</u> support "burst write" or "burst read" operations. Chip Select (active "Low") **must be de-asserted** at the end of each write or read operation. ### 4.2 16-Bit Serial Data Input Descritption The serial data input is sampled on the rising edge of SCLK. For read operations, the SDO signal is updated on the falling edge of SCLK. The serial data must be applied to the serial port LSB first. The 16 bits of serial data are described below. ### 4.2.1 R/W (SCLK1) The first serial bit applied to the device SDI pin determines whether a Read or Write operation is desired. If the R/W bit is set to "0", the serial port is configured for a Write operation. If the R/W bit is set to "1", the serial port is configured for a Read operation. ### 4.2.2 A[5:0] (SCLK2 - SCLK7) The next 6 SCLK cycles are used to provide the address to which a Read or Write operation will occur. A0 (LSB) must be sent to the SDI pin first followed by A1 and so forth until all 6 address bits have been sampled by SCLK. ## 4.2.3 X (Dummy Bit SCLK8) The dummy bit sampled by SCLK8 is used to allow sufficient time for the serial data output pin to update data if the readback mode is selected by setting R/W = "1". Therefore, the state of this bit is ignored and can hold either "0" or "1" during both Read and Write operations. ## 4.2.4 D[7:0] (SCLK9 - SCLK16) The next 8 SCLK cycles are used to provide the data to be written into the internal register chosen by the address bits. D0 (LSB) must be sent to the SDI pin first followed by D1 and so forth until all 8 data bits have been sampled by SCLK. Once 16 SCLK cycles have been complete, the data is held until CS is pulled "High" whereby, the serial port latches the data into the selected internal register. ### 4.3 8-BIT SERIAL DATA OUTPUT DESCRIPTION falling edg. O output pin ren. When R/W is set to "1" (Read operation) the serial data output is updated on the falling edge of SCLK8 -SCLK16, D0 (LSB) is provided at the SDO pin on the falling edge of SCLK8, followed by D1 and so forth until all 8 data bits have been updated after which the SDO output pin returns to a high impedance state until the next read operation. ## 5.0 REGISTER MAP AND BIT DESCRIPTIONS The XRT91L34 consists of 6 Common Registers including the Device ID and Revision ID registers and 12 channelized registers. Table 8 below presents the overall Register Map. TABLE 8: MICROPROCESSOR INTERFACE REGISTER MAP | REG | ADDR | Түре | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-------|-----------|-----------|--------------|--------------|-----------------|------------|----------|----------|-----------|----------| | Conti | ol Regis | ters ( | 0x00 - 0x22) | <u> </u> | <u> </u> | l | | <u> </u> | | | | 0 | 0x00 | R/W | Reserved | Reserved | Reserved | DLOSDIS | Reserved | MINT_EN | CDRREFSEL | SWRST | | 1 | 0x01 | RO | Reserved | Reserved | Reserved | Reserved | INTS3 | INTS2 | INTS1 | INTS0 | | 2 | 0x02 | RO | Device ID N | ISB (See Bit | Description | า) | | l | 1 | | | 3 | 0x03 | RO | Device ID L | SB (See Bit | Description | ) | | | | | | 4 | 0x04 | RO | Revision ID | MSB (Regi | ster value is | 0x00) | | | | | | 5 | 0x05 | RO | Revision ID | LSB (See E | Bit Description | on) | | | | | | 6 | 0x06 | R/W | Reserved | 7 | 0x07 | R/W | Reserved | | CHANNEL 0 | | | | | | | | | | | 8 | 0x08 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | RCLKDIS0 | CDRDIS0 | POL0 | | 9 | 0x09 | R/W | Reserved | Reserved | DATA0RATE1 | DATAORATE0 | Reserved | Reserved | LOL0_IE | LOS0_IE | | 10 | 0x0A | RO<br>RUR | Reserved | Reserved | LOLO | LOS0 | Reserved | Reserved | LOL0_IS | LOS0_IS | | 0x0I | B - 0x0F | RO | Reserved | l | 0 | 0 0 | no | l | | | | | | | | | Сн | ANNEL 1 | 70 70 | • | | | | 16 | 0x10 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | RCLKDIS1 | CDRDIS1 | POL1 | | 17 | 0x11 | R/W | Reserved | Reserved | DATA1RATE1 | DATA1RATE0 | Reserved | Reserved | LOL1_IE | LOS1_IE | | 18 | 0x12 | RO<br>RUR | Reserved | Reserved | LOL1 | LOS1 | Reserved | Reserved | LOL1_IS | LOS1_IS | | 0x1 | 3 - 0x17 | RO | Reserved | <u> </u> | • | | 7 | CUA | S | | | | | | | | Сн | ANNEL 2 | | | 01 | | | 24 | 0x18 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | RCLKDIS2 | CDRDIS2 | POL2 | | 25 | 0x19 | R/W | Reserved | Reserved | DATA2RATE1 | DATA2RATE0 | Reserved | Reserved | LOL2_IE | LOS2_IE | | 26 | 0x1A | RO<br>RUR | Reserved | Reserved | LOL2 | LOS2 | Reserved | Reserved | LOL2_IS | LOS2_IS | | 0x1 | 3 - 0x1F | RO | Reserved | | | | | | | | | | | | | | Сн | ANNEL 3 | | | | | | 32 | 0x20 | R/W | Reserved | Reserved | Reserved | Reserved | Reserved | RCLKDIS3 | CDRDIS3 | POL3 | | 33 | 0x21 | R/W | Reserved | Reserved | DATA3RATE1 | DATA3RATE0 | Reserved | Reserved | LOL3_IE | LOS3_IE | | 34 | 0x22 | RO<br>RUR | Reserved | Reserved | LOL3 | LOS3 | Reserved | Reserved | LOL3_IS | LOS3_IS | # **COMMON CONTROL REGISTERS** TABLE 9: MICROPROCESSOR INTERFACE REGISTER 0x00 BIT DESCRIPTION | | GLOBAL CONTROL REGISTER (0x00) | | | | | | | |-----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------|--|--|--| | Віт | NAME | Function | Regis-<br>ter<br>Type | Default<br>Value<br>(HW Reset) | | | | | D7 | Reserved | This Register Bit is Not Used | RO | 0 | | | | | D6 | Reserved | This Register Bit is Not Used | RO | 0 | | | | | D5 | Reserved | This Register Bit is Not Used | RO | 0 | | | | | D4 | DLOSDIS | DLOS (Digital Loss of Signal) Disable This global bit is used to disable the channelized internal DLOS monitoring and automatic muting of RXDO[3:0]P/N recovered data output pins upon DLOS detection. "0" = Monitor & Mute recovered data upon LOS declaration "1" = Disable internal DLOS monitoring | R/W | 0 | | | | | D3 | Reserved | This Register Bit is Not Used | RO | 0 | | | | | D2 | MINT_EN | Master Interrupt Enable "0" = Disables Interrupt generation "1" = Enables Interrupt generation | R/W | 0 | | | | | D1 | CDRREFSEL | Clock and Data Recovery Unit Reference Frequency Select This bit is used to select the clock input reference. "0" = 77.76 MHz reference frequency support "1" = 19.44 MHz reference frequency support | R/W | 0 | | | | | D0 | SWRST | Software Reset A "0" to "1" transition will asynchronously reset the device and all register bit settings to their default state. This bit will automatically reset itself to "0". User does not have to write "0" to this bit to resume normal operation. "0" = Normal Operation "1" = Resets all registers to default values | R/W | 0 | | | | TABLE 10: MICROPROCESSOR INTERFACE REGISTER 0x01 BIT DESCRIPTION | | | CHANNEL INTERRUPT STATUS REGISTER (0x01) | | | |-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------| | Віт | Name | Function | Regis-<br>ter<br>Type | Default<br>Value<br>(HW Reset) | | D7 | Reserved | This Register Bit is Not Used | RO | 0 | | D6 | Reserved | This Register Bit is Not Used | RO | 0 | | D5 | Reserved | This Register Bit is Not Used | RO | 0 | | D4 | Reserved | This Register Bit is Not Used | RO | 0 | | D3 | INTS3 | Channel 3 Interrupt Status This bit indicates an interrupt occurring in Channel 3. "0" = No Interrupt Generated "1" = Channel Interrupt Occurring | RO | 0 | | D2 | INTS2 | Channel 2 Interrupt Status This bit indicates an interrupt occurring in Channel 2. "0" = No Interrupt Generated "1" = Channel Interrupt Occurring | RO | 0 | | D1 | INTS1 | Channel 1 Interrupt Status This bit indicates an interrupt occurring in Channel 1. "0" = No Interrupt Generated "1" = Channel Interrupt Occurring | RO | 0 | | D0 | INTS0 | Channel 0 Interrupt Status This bit indicates an interrupt occurring in Channel 0. "0" = No Interrupt Generated "1" = Channel Interrupt Occurring | RO | 0 | TABLE 11: MICROPROCESSOR INTERFACE REGISTER 0x02 BIT DESCRIPTION | | DEVICE "ID" REGISTER (0x02) | | | | | | | | |-----|-----------------------------|-----------------------------------------------------------------------|------------------|--------------------------------|--|--|--|--| | Віт | NAME | Function | Register<br>Type | Default<br>Value<br>(HW reset) | | | | | | D7 | Device "ID" | The device "ID" of the XRT91L34 CDR is 0x8405h. Along with the | RO | 1 | | | | | | D6 | MSB | revision "ID", the device "ID" is used to enable software to identify | | 0 | | | | | | D5 | | the silicon adding flexibility for system control and debug. | | 0 | | | | | | D4 | | | | 0 | | | | | | D3 | | | | 0 | | | | | | D2 | | | | 1 | | | | | | D1 | | | | 0 | | | | | | D0 | | | | 0 | | | | | TABLE 12: MICROPROCESSOR INTERFACE REGISTER 0x03 BIT DESCRIPTION | | DEVICE "ID" REGISTER (0x03) | | | | | | | | | |-----|-----------------------------|-----------------------------------------------------------------------|------------------|--------------------------------|--|--|--|--|--| | Віт | NAME | Function | Register<br>Type | Default<br>Value<br>(HW reset) | | | | | | | D7 | Device "ID" | The device "ID" of the XRT91L34 CDR is 0x8405h. Along with the | RO | 0 | | | | | | | D6 | LSB | revision "ID", the device "ID" is used to enable software to identify | | 0 | | | | | | | D5 | | the silicon adding flexibility for system control and debug. | | 0 | | | | | | | D4 | | | | 0 | | | | | | | D3 | | | | 0 | | | | | | | D2 | | | | 1 | | | | | | | D1 | | 3 | | 0 | | | | | | | D0 | 9 | | | 1 | | | | | | TABLE 13: MICROPROCESSOR INTERFACE REGISTER 0x04 BIT DESCRIPTION | | REVISION "ID" REGISTER (0x04) | | | | | | | | | |-----|-------------------------------|-----------------------------------------------------------------------|------------------|--------------------------------|--|--|--|--|--| | Віт | NAME | Function | Register<br>Type | Default<br>Value<br>(HW reset) | | | | | | | D7 | Revision | The revision "ID" of the XRT91L34 CDR is used to enable software | RO | 0 | | | | | | | D6 | "ID" | to identify which revision of silicon is currently being tested. This | | 0 | | | | | | | D5 | MSB | MSB revision "ID" register will always contain the value 0x00h. | | 0 | | | | | | | D4 | | Totally The | | 0 | | | | | | | D3 | | YO, YO, | | 0 | | | | | | | D2 | | (Ox 1)2 10 | | 0 | | | | | | | D1 | | (C 4), (d). | | 0 | | | | | | | D0 | | 100 45 17 x | | 0 | | | | | | TABLE 14: MICROPROCESSOR INTERFACE REGISTER 0x05 BIT DESCRIPTION | | REVISION "ID" REGISTER (0x05) | | | | | | | | | |----------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------|--|--|--|--|--| | Віт | NAME | Function | Register<br>Type | Default<br>Value<br>(HW reset) | | | | | | | D7<br>D6<br>D5<br>D4<br>D3<br>D2<br>D1 | Revision<br>"ID"<br>LSB | The revision "ID" of the XRT91L34 CDR is used to enable software to identify which revision of silicon is currently being tested. The revision "ID" for the first revision of silicon (Revision A) will be 0x01h. | RO | This byte<br>shows the<br>revision of<br>the device. | | | | | | ## **CHANNELIZED REGISTERS** TABLE 15: MICROPROCESSOR INTERFACE REGISTER 0x08, 0x10, 0x18, 0x20 BIT DESCRIPTION | Віт | NAME | Function | Register<br>Type | Default<br>Value<br>(HW reset) | |----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------| | D7 | Reserved | This Register Bit is Not Used | RO | 0 | | D6 | Reserved | This Register Bit is Not Used | RO | 0 | | D5 | Reserved | This Register Bit is Not Used | RO | 0 | | D4 | Reserved | This Register Bit is Not Used | RO | 0 | | D3 | Reserved | This Register Bit is Not Used | RO | 0 | | D2 | RCLKDISn | Recovered Serial Clock Output Disable This bit is used to control the activity of the 622.08/155.52/51.84 MHz differential serial clock output. Tristating RXCLKOnP/N output reduces power consumption. "0" = RXCLKOnP/N output Enabled "1" = RXCLKOnP/N output Tristated | R/W | 0 | | D1 | CDRDISn | Clock and Data Recovery Unit Disable Disables Internal Clock and Data Recovery Unit. "0" = Internal CDR Unit is Enabled "1" = Internal CDR Unit is Disabled | R/W | 0 | | D0 | POLn | Polarity for SDEXT Input Controls the Signal Detect polarity convention of SDEXT. "0" = SDEXT is active "Low" "1" = SDEXT is active "High" | R/W | 0 | | <b>VoтE:</b> n | denotes channel | "1" = Internal CDR Unit is Disabled Polarity for SDEXT Input Controls the Signal Detect polarity convention of SDEXT. "0" = SDEXT is active "Low" "1" = SDEXT is active "High" | this | | TABLE 16: MICROPROCESSOR INTERFACE REGISTER 0x09, 0x11, 0x19, 0x21 Bit Description | Con | IFIGURATION AND IN | NTERRUPT ENABLE CHANNEL REGISTER (CH0 = 0x09, CH1 = 0x11, CH | 2 = 0х19, Сн | 3 = 0x21) | |-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------| | Віт | NAME | Function | Register<br>Type | Default<br>Value<br>(HW reset) | | D7 | Reserved | This Register Bit is Not Used | RO | 0 | | D6 | Reserved | This Register Bit is Not Used | RO | 0 | | D5 | DATAnRATE1 | Data Rate Selection Bit-1 and Bit-0 | R/W | 0 | | D4 | DATAnRATE0 | These bits selects SONET/SDH reception speed rate for each of the four channels independently according to the logic below. | R/W | 0 | | | . 6/ | DATANRATE[1:0] DATA RATE | | | | | | 0 STS-1/STM-0<br>51.84 Mbps<br>STS-3/STM-1<br>155.52 Mbps | | | | | | 1 0 STS-12/STM-4 622.08 Mbps 1 1 STS-12/STM-4 622.08 Mbps | | | | D3 | Reserved | This Register Bit is Not Used | RO | 0 | | D2 | Reserved | This Register Bit is Not Used | RO | 0 | | D1 | LOLn_IE | Loss of Lock Interrupt Enable "0" = Masks the LOL interrupt generation "1" = Enables Interrupt generation | R/W | 0 | | D0 | LOSn_IE | Loss of Signal Interrupt Enable "0" = Masks the LOS interrupt generation "1" = Enables Interrupt generation | R/W | 0 | **NOTE:** *n* denotes channel number. TABLE 17: MICROPROCESSOR INTERFACE REGISTER 0x0A, 0x12, 0x1A, 0x22 BIT DESCRIPTION | | INTERRUPT | STATUS CONTROL REGISTER (CH0 = 0x0A, CH1 = 0x12, CH2 = 0x1A, | Сн3 = 0х22) | | |-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------| | Віт | NAME | Function | Register<br>Type | Default<br>Value<br>(HW reset) | | D7 | Reserved | This Register Bit is Not Used | RO | 0 | | D6 | Reserved | This Register Bit is Not Used | RO | 0 | | D5 | LOLn | Loss of Lock Detection The Loss of Lock Detect is used to indicate whether the CDR PLL is locked. "0" = CDR Locked "1" = CDR Out of Lock | RO | 0 | | D4 | LOSn | Loss of Signal The LOS indicates the Loss of Signal activity. "0" = No Alarm "1" = A LOS condition is present | RO | 0 | | D3 | Reserved | This Register Bit is Not Used | RO | 0 | | D2 | Reserved | This Register Bit is Not Used | RO | 0 | | D1 | LOLn_IS | Loss of Lock Interrupt Status An external interrupt will not occur unless the LOLn_IE interrupt enable bit is set in the appropriate registers 0x09, 0x11, 0x19, and 0x21 for channels 0, 1, 2, and 3 respectively. "0" = No Change "1" = Change in CDR Lock Status Occurred | RUR | 0 | | D0 | LOSn_IS | Loss of Signal Interrupt Status An external interrupt will not occur unless the LOSn_IE interrupt enable bit is set in the appropriate registers 0x09, 0x11, 0x19, and 0x21 for channels 0, 1, 2, and 3 respectively. "0" = No Change "1" = Change in LOS Status Occurred | RUR | 0 | **Note:** n denotes channel number. # 6.0 ELECTRICAL CHARACTERISTICS ## **ABSOLUTE MAXIMUM RATINGS** | Air Thermal Resistance of LQFP Package⊖ <sub>jA</sub> = 25℃/W | Operating Temperature Range40℃ t o 85℃ | |----------------------------------------------------------------|----------------------------------------| | Case Thermal Resistance of LQFP Package.⊖ <sub>jC</sub> = 4℃/W | Case Temperature under bias55℃ to 125℃ | | ESD Protection (HBM)>2000V | Storage Temperature65℃ to 150℃ | TABLE 18: ABSOLUTE MAXIMUM POWER AND INPUT/OUTPUT RATINGS | SYMBOL | TYPE | PARAMETER | MIN. | TYP. | Max. | Units | |--------------------|------------------|----------------------------------|------|-------|------------------------|-------| | VDD <sub>1.8</sub> | ~ | 1.8V Core Power Supplies | -0.5 | | 3.6 | V | | VDD <sub>IO</sub> | C | 3.3V Input/Output Power Supplies | -0.5 | | 5.5 | V | | | LVDS | DC logic signal input voltage | -0.5 | | VDD <sub>IO</sub> +0.5 | V | | | LVPECL | DC logic signal input voltage | -0.5 | | VDD <sub>IO</sub> +0.5 | V | | | LVTTL/<br>LVCMOS | DC logic signal input voltage | -0.5 | | VDD <sub>IO</sub> +0.5 | V | | | LVDS | DC logic signal output voltage | -0.5 | | VDD <sub>IO</sub> +0.5 | V | | | LVPECL | DC logic signal output voltage | -0.5 | | VDD <sub>IO</sub> +0.5 | V | | | LVCMOS | DC logic signal output voltage | -0.5 | | VDD <sub>IO</sub> +0.5 | V | | | LVDS | Input current | -200 | | 200 | mA | | | LVPECL | Input current | -200 | | 200 | mA | | | LVTTL/<br>LVCMOS | Input current | -200 | Ped ! | 200 | mA | **Note:** Stresses listed under Absolute Maximum Power and I/O ratings may be applied to devices one at a time without causing permanent damage. Functionality at or above the values listed is not implied. Exposure to these values for extended periods will severely affect device reliability. TABLE 19: POWER AND CURRENT DC ELECTRICAL CHARACTERISTICS | SYMBOL | TYPE | PARAMETER | MIN. | TYP. | Max. | UNITS | Conditions | |-------------------------|------|--------------------------------------------|-------|------|-------|-------|------------| | VDD <sub>1.8</sub> | | Core Power Supply Voltage | 1.710 | 1.8 | 1.890 | V | | | VDD <sub>IO</sub> | | I/O Power Supply Voltage | 3.135 | 3.3 | 3.465 | V | | | I <sub>DD1.8-OC1</sub> | | 1.8V 51.84Mbps Total Power Supply Current | | | | mA | LVDS Mode | | I <sub>DD1.8-OC3</sub> | | 1.8V 155.52Mbps Total Power Supply Current | | | | mA | LVDS Mode | | I <sub>DD1.8-OC12</sub> | | 1.8V 622.08Mbps Total Power Supply Current | | 117 | | mA | LVDS Mode | | I <sub>DD3.3-OC1</sub> | | 3.3V 51.84Mbps Total Power Supply Current | | | | mA | LVDS Mode | | I <sub>DD3.3-OC3</sub> | | 3.3V 155.52Mbps Total Power Supply Current | | | | mA | LVDS Mode | ## TABLE 19: POWER AND CURRENT DC ELECTRICAL CHARACTERISTICS | SYMBOL | ТҮРЕ | PARAMETER | MIN. | TYP. | Max. | Units | Conditions | |--------------------------|------|--------------------------------------------|------|------|------|-------|-------------------------------------| | I <sub>DD3.3-OC12</sub> | | 3.3V 622.08Mbps Total Power Supply Current | | 50 | | mA | LVDS Mode | | I <sub>DD3.3</sub> -OC12 | | 3.3V 622.08Mbps Total Power Supply Current | | 30 | | mA | LVDS Mode<br>RXCLKO dis-<br>abled | | P <sub>DD-OC1</sub> | | Total Power Consumption | | | | mW | LVDS Mode | | P <sub>DD-OC3</sub> | | Total Power Consumption | | | | mW | LVDS Mode | | P <sub>DD-OC12</sub> | | Total Power Consumption | | 376 | | mW | LVDS Mode | | P <sub>DD-OC12</sub> | | Total Power Consumption | | 310 | | mW | LVDS Mode<br>RXCLKO dis-<br>abled | | I <sub>DD1.8-OC1</sub> | | 1.8V 51.84Mbps Total Power Supply Current | | | | mA | LVPECL Mode | | I <sub>DD1.8-OC3</sub> | | 1.8V 155.52Mbps Total Power Supply Current | | | | mA | LVPECL Mode | | I <sub>DD1.8-OC12</sub> | | 1.8V 622.08Mbps Total Power Supply Current | | 117 | | mA | LVPECL Mode | | I <sub>DD3.3-OC1</sub> | | 3.3V 51.84Mbps Total Power Supply Current | | | | mA | LVPECL Mode | | I <sub>DD3.3-OC3</sub> | | 3.3V 155.52Mbps Total Power Supply Current | | | | mA | LVPECL Mode | | I <sub>DD3.3-OC12</sub> | | 3.3V 622.08Mbps Total Power Supply Current | 2 | 386 | | mA | LVPECL Mode | | I <sub>DD3.3</sub> -OC12 | | 3.3V 622.08Mbps Total Power Supply Current | 200 | 198 | | mA | LVPECL Mode<br>RXCLKO dis-<br>abled | | P <sub>DD-OC1</sub> | | Total Power Consumption | | 20. | · V. | mW | LVPECL Mode | | P <sub>DD-OC3</sub> | | Total Power Consumption | O | N. | 1 | mW | LVPECL Mode | | P <sub>DD-OC12</sub> | | Total Power Consumption | | 1485 | CX | mW | LVPECL Mode | | P <sub>DD-OC12</sub> | | Total Power Consumption | | 865 | (6 | mW | LVPECL Mode<br>RXCLKO dis-<br>abled | # TABLE 20: LVDS/DIFFERENTIAL LVPECL INPUT LOGIC SIGNAL DC ELECTRICAL CHARACTERISTICS | Test Cond | Test Condition: $VDD_{1.8} = 1.8V \pm 5\%$ , $VDD_{IO} = 3.3V \pm 5\%$ unless otherwise specified | | | | | | | | |--------------------|---------------------------------------------------------------------------------------------------|----------------------------|-------------------------|------|-------------------------|-------|------------|--| | SYMBOL | Түре | PARAMETER | Min | Түр | MAX | Units | CONDITIONS | | | V <sub>IH</sub> | LVDS/LVPECL | Input High Voltage | | | VDD <sub>IO</sub> + 100 | mV | | | | $V_{IL}$ | LVDS/LVPECL | Input Low Voltage | VDD <sub>IO</sub> - 100 | | | mV | | | | V <sub>IDIFF</sub> | LVDS/LVPECL | Input Differential Voltage | 100 | | 2400 | mV | | | | V <sub>ICOMM</sub> | LVDS/LVPECL | Input Common Mode Voltage | 0 | 1200 | VDD <sub>IO</sub> | mV | | | FIGURE 19. LVDS/DIFFERENTIAL LVPECL VOLTAGE PARAMETER CONVENTION The Droduct (or Droducts) mentioned in this section of the Order th TABLE 21: LVDS OUTPUT LOGIC SIGNAL DC ELECTRICAL CHARACTERISTICS | Test Condi | ition: VDD <sub>1</sub> | <sub>.8</sub> = 1.8V <u>+</u> 5%, VDD <sub>IO</sub> = 3.3V <u>+</u> 5 | % unless ot | herwise spe | cified | | | |--------------------|-------------------------|-----------------------------------------------------------------------|-------------|-------------|--------|-------|--------------------------| | SYMBOL | Түре | PARAMETER | Min | Түр | Max | Units | Conditions | | V <sub>OH</sub> | LVDS | Output High Voltage | 1100 | 1250 | 1500 | mV | 100 $\Omega$ line - line | | V <sub>OL</sub> | LVDS | Output Low Voltage | 700 | 900 | 1200 | mV | 100 $\Omega$ line - line | | V <sub>ODIFF</sub> | LVDS | Output Differential Voltage | 250 | | 450 | mV | 100 $\Omega$ line - line | | V <sub>OCOMM</sub> | LVDS | Output Common Mode Voltage | 850 | 1050 | 1350 | mV | 100 $\Omega$ line - line | TABLE 22: DIFFERENTIAL LVPECL OUTPUT LOGIC SIGNAL DC ELECTRICAL CHARACTERISTICS | Test Cond | litions: VDI | D <sub>1.8</sub> = 1.8V <u>+</u> 5%, VDD <sub>IO</sub> = 3.3V <u>+</u> | 5% unless | otherwise spec | ified | | | |--------------------|--------------|------------------------------------------------------------------------|-----------|--------------------------|-------|-------|-----------------------------------------| | SYMBOL | Түре | PARAMETER | MIN | Түр | Max | Units | Conditions | | V <sub>OH</sub> | LVPECL | Output High Voltage | | VDD <sub>IO</sub> - 900 | | mV | | | V <sub>OL</sub> | LVPECL | Output Low Voltage | <b>*</b> | VDD <sub>IO</sub> - 1800 | | mV | | | V <sub>ODIFF</sub> | LVPECL | Output Differential Voltage | 600 | io. | 1100 | mV | Terminate with $50\Omega$ to VDD_IO-2.0 | | V <sub>OCOMM</sub> | LVPECL | Output Common Mode Voltage | 90 | VDD <sub>IO</sub> - 1350 | | V | | TABLE 23: LVTTL/LVCMOS SIGNAL DC ELECTRICAL CHARACTERISTICS | Test Cond | ition: VDD <sub>1</sub> | <sub>.8</sub> = 1.8V <u>+</u> 5%, VDD <sub>IO</sub> = 3.3V <u>+</u> | 5% unless oth | erwise s | specified | | | |----------------------|-------------------------|---------------------------------------------------------------------|---------------|----------|-----------|-------|----------------------------------------| | SYMBOL | Түре | PARAMETER | Min | Түр | MAX | Units | Conditions | | $V_{OH}$ | LVCMOS | Output High Voltage | 2.4 | 100 | VDD_IO | V | $I_{OH} = -8.0 \text{mA}$ | | V <sub>OL</sub> | LVCMOS | Output Low Voltage | 0 | | 0.4 | V | I <sub>OH</sub> = 8.0mA | | V <sub>IH</sub> | LVTTL/<br>LVCMOS | Input High Voltage | 2.0 | | VDD_IO | V | | | V <sub>IL</sub> | LVTTL/<br>LVCMOS | Input Low Voltage | 0 | | 0.8 | V | | | I <sub>LEAK</sub> | LVTTL/<br>LVCMOS | Input Leakage Current | -10 | | 10 | μΑ | $V_{IN} = VDD_{IO}$<br>or $V_{IN} = 0$ | | I <sub>LEAK_PU</sub> | LVTTL/<br>LVCMOS | Input Leakage Current with Pull-Up Resistor | -100 | | 10 | μΑ | V <sub>IN</sub> = 0 | | I <sub>LEAK_PD</sub> | LVTTL/<br>LVCMOS | Input Leakage Current with Pull-Down Resistor | -10 | | 100 | μΑ | $V_{IN} = VDD_{IO}$ | NOTE: All input control pins are LVCMOS and LVTTL compatible. All output control pins are LVCMOS compatible only. **TABLE 24: ORDERING INFORMATION** | PART NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |--------------|-------------------------------------------------------------|-----------------------------| | XRT91L34IV | 128-pin Plastic Quad Flat Pack (14.0 x 14.0 x 1.4 mm, LQFP) | -40°C to +85°C | | XRT91L34IV-F | 128-pin Pb-Free Quad Flat Pack (14.0 x 14.0 x 1.4 mm, LQFP) | -40°C to +85°C | ## **PACKAGE DIMENSIONS** **TABLE 25: REVISION HISTORY** | REVISION # | DATE | DESCRIPTION | |------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------| | 1.0.0 | September 2007 | New Release | | 1.0.1 | | Fixed $V_{OH}$ , $V_{OL}$ and $V_{OCOMM}$ specs in <b>Figure 21</b> as per design input and product engineering characterization. | data sheet of or broducts) mentioned in this ed