# **CLC1020** # General Purpose, Rail to Rail Output Amplifier Rail to Rail Amplifiers #### FEATURES - 127µA supply current - 2.1MHz gain bandwidth - Input voltage range with 5V supply: -0.4V to 4.3V - Output voltage range with 5V supply: 0.01V to 4.99V - 2.7V/µs slew rate - 0.7pA bias current - 0.1mV input offset voltage - No crossover distortion - Fully specified at 2.7V and 5V supplies - Pb-free TSOT-5 #### **APPLICATIONS** - Portable/battery-powered applications - Mobile communications, cell phones, pagers - ADC buffer - Active filters - Portable test instruments - Medical Equipment - Portable medical instrumentation #### **General Description** The COMLINEAR CLC1020 is a single channel, high-performance, voltage feedback amplifier. The CLC1020 provides 2.1MHz gain bandwidth product and 2.7V/µs slew rate making it well suited for high-performance battery powered-systems. This COMLINEAR high-performance amplifier also offers low input offset voltage and low bias current. The COMLINEAR CLC1020 consumes only $127\mu A$ supply current and is designed to operate from a supply range of 2.7V to 5.5V ( $\pm 1.35$ to $\pm 2.75$ ). The input voltage range extends 400mV below the negative rail and 700mV below the positive rail. The CLC1020 amplifier operates over the extended temperature range of $-40^{\circ}C$ to $+125^{\circ}C$ . The CLC1020 is packaged in the space saving TSOT-5 package. The TSOT-5 package is pin compatible with the SOT23-5 package. ## Typical Performance Examples ## **Ordering Information** | Part Number | Package | Pb-Free | RoHS Compliant | Operating Temperature Range | Packaging Method | |--------------|---------|---------|----------------|-----------------------------|------------------| | CLC1020IST5X | TSOT-5 | Yes | Yes | -40°C to +125°C | Reel | Moisture sensitivity level for all parts is MSL-1. ## **CLC1020 Pin Configuration** ## **CLC1020 Pin Assignments** | Pin No. | Pin Name | Description | |---------|-----------------|-----------------| | 1 | +IN | Output | | 2 | -V <sub>S</sub> | Negative supply | | 3 | -IN | Positive input | | 4 | OUT | Negative input | | 5 | +V <sub>S</sub> | Positive supply | The product lor products in the product lor product be ordered (OBS) ## **Absolute Maximum Ratings** The safety of the device is not guaranteed when it is operated above the "Absolute Maximum Ratings". The device should not be operated at these "absolute" limits. Adhere to the "Recommended Operating Conditions" for proper device function. The information contained in the Electrical Characteristics tables and Typical Performance plots reflect the operating conditions noted on the tables and plots. | Parameter | Min | Max | Unit | |---------------------------|-----------------------------------------------------------|-----------------|------| | Supply Voltage | | 7 | V | | Input Voltage Range | -V <sub>S</sub> -0.4V | +V <sub>S</sub> | V | | Continuous Output Current | rrent Output is protected against momentary short circuit | | | ## **Reliability Information** | Parameter | Min | Тур | Max | Unit | |-----------------------------------|-----|------|-----|------| | Junction Temperature | | | 130 | °C | | Storage Temperature Range | -65 | 11. | 150 | °C | | Lead Temperature (Soldering, 10s) | | | 260 | °C | | Package Thermal Resistance | | 9 80 | | | | 5-Lead TSOT | | 221 | | °C/W | #### **ESD Protection** | Product | TSOT-5 | |----------------------------|--------| | Human Body Model (HBM) | 2kV | | Charged Device Model (CDM) | 2kV | ## **Recommended Operating Conditions** | Lead Temperature (Soldering, 103) | | | | 200 | <u> </u> | |----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|----------| | Package Thermal Resistance | | | 0 60 | | | | 5-Lead TSOT | 5-Lead TSOT | | | | °C/W | | Notes: Package thermal resistance $(\theta_{JA}),$ JDEC standard, mu | lti-layer test boards, still air. | artic | Mal | | | | ESD Protection | | We. w | 9 | | | | Product | TSOT-5 | 's) 'oe' | BS | | | | Human Body Model (HBM) | 2kV | | )* | | | | Charged Device Model (CDM) | 2kV | 'd h | • | | | | Recommended Operating Cond Parameter | itions | Min | T. m | Max | Unit | | | * 0 | | Тур | | | | Operating Temperature Range | 100 81 0° | -40 | | +125 | °C | | Supply Voltage Range | maria de la comoción | 2.7 | | 5.5 | V | | Thep | and may no | | | | | ## Electrical Characteristics at +2.7V $T_A=25^{\circ}\text{C},\,V_S=+2.7\text{V},\,R_f=10\text{k}\Omega,\,R_L=10\text{k}\Omega$ to $V_S/2,\,G=2;$ unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------|-----|--------| | Frequency D | Domain Response | | | | | | | GBWP | Gain Bandwidth Product | $V_{OUT} = 0.2 V_{pp}$ , $C_L = 200 \text{ pF}$ , $R_L = 10 \text{k}\Omega$ , $G = 11$ | | 2 | | MHz | | UGBW | Unity Gain Bandwidth | $V_{OUT} = 0.2V_{pp}, R_L = 10k\Omega, G=1$ | | 1.6 | | MHz | | BW <sub>SS</sub> | -3dB Bandwidth | $V_{OUT} = 0.2V_{pp}, R_L = 10k\Omega, G=2$ | | 836 | | kHz | | BW <sub>LS</sub> | Large Signal Bandwidth | $V_{OUT} = 2V_{pp}, R_L = 10k\Omega, G=2$ | | 540 | | kHz | | G <sub>m</sub> | Gain Margin | G=1 | | 22 | | dB | | Φ <sub>m</sub> | Phase Margin | G=1 | | 82 | | 0 | | Time Domai | n Response | | | | | | | t <sub>R</sub> , t <sub>S</sub> | Rise and Fall Time | $V_{OUT} = 2V$ step, $R_L = 10k\Omega$ | | 840 | | ns | | t <sub>S</sub> | Settling Time to 0.1% | | | 1.6 | | μs | | OS | Overshoot | $V_{OUT}=2V_{pp}, R_L=10k\Omega$ | 0 | 5.5 | | % | | SR | Slew Rate | $V_{OUT} = 2V_{pp'}$ $R_L = 10k\Omega$ | | 2.3 | | V/µs | | Distortion/N | oise Response | $V_{OUT} = 2V_{pp}, R_L = 10kΩ$ $V_{OUT} = 2V_{pp}, R_L = 10kΩ$ $V_{OUT} = 2V_{pp}, R_L = 10kΩ$ $V_{OUT} = 2V_{pp}, R_L = 10kΩ$ $V_{DE} | <del>)</del> | | | | | HD2 | 2nd Harmonic Distortion | $2V_{pp}$ , $10kHz$ , $R_L = 10k\Omega$ | | -61 | | dBc | | HD3 | 3rd Harmonic Distortion | $2V_{pp}$ , $10kHz$ , $R_L = 10k\Omega$ | | -70 | | dBc | | THD | Total Harmonic Distortion | $2V_{pp}$ , 10kHz, G=1, R <sub>L</sub> $\Rightarrow$ 10k $\Omega$ | | 0.094 | | % | | e <sub>n</sub> | Input Voltage Noise | f=100Hz | | 54 | | nV/√Hz | | | | f=1kHz | | 30 | | nV/√Hz | | | | f=10kHz | | 17 | | nV/√Hz | | DC Performa | ance | 18 18 83 ) | | | | | | V <sub>IO</sub> | Input Offset Voltage | (0, 1, 0) | | 0.53 | | mV | | dV <sub>IO</sub> | Average Drift | 40, 40, 7 | | 2.1 | | μV/°C | | I <sub>b</sub> | Input Bias Current | 10 10 10 | | 0.5 | | рА | | I <sub>os</sub> | Input Offset Current | 01 10 18 | | 0.1 | | рА | | PSRR | Power Supply Rejection Ratio | DC 10 10 | | 73 | | dB | | I <sub>S</sub> | Supply Current | 0, | | 111 | | μA | | Input Charac | cteristics | No. | | | | | | R <sub>IN</sub> | Input Resistance | Non-inverting Input | | 29 | | GΩ | | C <sub>IN</sub> | Input Capacitance | Non-inverting | | 2.4 | | pF | | CMIR | Common Mode Input Range | For V <sub>CM</sub> ≤50dB | | -0.4 to | | V | | | @ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | 2.0 | | | | CMRR | Common Mode Rejection Ratio | DC , V <sub>cm</sub> =0V to 1.7V | | 70.5 | | dB | | Output Char | | - CIII | | 1 | | | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 2k\Omega$ | | 0.02 to | | V | | | | _ | | 2.63 | | | | | | $R_1 = 10k\Omega$ | | 0.01 to | | V | | | | | | 2.68 | | | | I <sub>SC</sub> | Short-Circuit Output Current | Sourcing, V <sub>OUT</sub> = 0V, G=1 | | 18 | | mA | | 50 | | Sinking, V <sub>OUT</sub> = 2.7V, G=1 | | 58 | | mA | #### Notes: 1. 100% tested at 25°C ## Electrical Characteristics at +5V $T_A=25^{\circ}\text{C},\,V_S=+5\text{V},\,R_f=10\text{k}\Omega,\,R_L=10\text{k}\Omega\,$ to $\,V_S/2,\,G=2;$ unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|-----------------|------|--------| | Frequency D | omain Response | | | | | | | GBWP | Gain Bandwidth Product | $V_{OUT} = 0.2V_{pp}, C_L = 200pF, R_L = 10k\Omega, G=11$ | | 2.1 | | MHz | | UGBW | Unity Gain Bandwidth | $V_{OUT} = 0.2V_{pp}, R_L = 10k\Omega, G=1$ | | 1.8 | | MHz | | BW <sub>SS</sub> | -3dB Bandwidth | $V_{OUT} = 0.2V_{pp}, R_L = 10k\Omega, G=2$ | | 907 | | kHz | | BW <sub>LS</sub> | Large Signal Bandwidth | $V_{OUT} = 2V_{pp}, R_L = 10k\Omega, G=2$ | | 576 | | Hz | | G <sub>m</sub> | Gain Margin | G=1 | | 18 | | dB | | Фт | Phase Margin | G=1 | | 90 | | 0 | | Time Domair | n Response | | , | | | · | | $t_R, t_S$ | Rise and Fall Time | $V_{OUT} = 2V$ step, $R_L = 10k\Omega$ | | 670 | | ns | | t <sub>S</sub> | Settling Time to 0.1% | $V_{OUT} = 2V_{pp}$ , $R_L = 10k\Omega$ | | 1.6 | | μs | | OS | Overshoot | $V_{OUT}=2V_{pp}$ , $R_L=10k\Omega$ | 00 | 5.9 | | % | | SR | Slew Rate | $V_{OUT} = 4V_{pp'} R_L = 10k\Omega$ | | 2.7 | | V/µs | | Distortion/No | oise Response | $V_{OUT} = 4V_{pp}, R_L = 10k\Omega$ $V_{OUT} = 4V_{pp}, R_L = 10k\Omega$ $V_{OUT} = 2V_{pp}, 10kHz, R_L = 10k\Omega$ | , | | | ' | | HD2 | 2nd Harmonic Distortion | $V_{OUT}=2V_{pp}$ , 10kHz, $R_L=10k\Omega$ | | -67 | | dBc | | HD3 | 3rd Harmonic Distortion | V <sub>OUT</sub> =2V <sub>pp</sub> , 10kHz, R <sub>L</sub> = 10kg | | -68 | | dBc | | THD | Total Harmonic Distortion | $V_{OUT}=2V_{pp}$ , 10kHz, $R_L = 0$ k $\Omega$ | | 0.057 | | % | | e <sub>n</sub> | Input Voltage Noise | f=100Hz | | 57 | | nV/√Hz | | | | f=1kHz | | 30 | | nV/√Hz | | | | f=100kHz | | 18 | | nV/√Hz | | DC Performa | nce | 5 70 00 | | | | | | V <sub>IO</sub> | Input Offset Voltage(1) | 0,7,7,0, | | 0.1 | 6 | mV | | dV <sub>IO</sub> | Average Drift | 40 00 4 | | 1.1 | | μV/°C | | I <sub>b</sub> | Input Bias Current | 10 010,160 | | 0.7 | 250 | рА | | I <sub>os</sub> | Input Offset Current | 0, 10,10, | | 0.1 | | рА | | PSRR | Power Supply Rejection Ratio (1) | DC O | 60 | 73 | | dB | | A <sub>OL</sub> | Open-Loop Gain (1) | $V_{OUT} = V_S/2$ | 70 | 122 | | dB | | I <sub>S</sub> | Supply Current (1) | | | 127 | 170 | μA | | Input Charac | teristics Input Resistance Input Capacitance Common Mode Input Pance | | | | | | | R <sub>IN</sub> | Input Resistance | Non-inverting Input | | 40 | | GΩ | | C <sub>IN</sub> | Input Capacitance | Non-inverting Input | | 2.2 | | pF | | CMIR | Common Mode Input Range | For V <sub>CM</sub> ≤50dB | -0.3 | -0.4 to<br>4.3 | 4.2 | V | | CMRR | Common Mode Rejection Ratio (1) | DC , V <sub>cm</sub> = 0V to 4V | 60 | 67 | | dB | | Output Chara | | | | | | | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 2k\Omega$ | 4.93 | 4.96 to<br>0.02 | 0.04 | V | | | | $R_L = 10k\Omega^{(1)}$ | 4.97 | 4.99 to<br>0.01 | 0.02 | V | | I <sub>SC</sub> | Short-Circuit Output Current | Sourcing, V <sub>OUT</sub> = 0V, G=1 | 30 | 69 | | mA | | 50 | | Sinking, V <sub>OUT</sub> = 5V, G=1 | 80 | 150 | | mA | #### Notes: 1. 100% tested at 25°C $T_A = 25$ °C, $V_S = +5V$ , $R_f = R_q = 10k\Omega$ , $R_L = 10k\Omega$ to $V_S/2$ , G = 2; unless otherwise noted. $T_A = 25$ °C, $V_S = +5V$ , $R_f = R_q = 10k\Omega$ , $R_L = 10k\Omega$ to $V_S/2$ , G = 2; unless otherwise noted. $T_A = 25$ °C, $V_S = +5V$ , $R_f = R_q = 10k\Omega$ , $R_L = 10k\Omega$ to $V_S/2$ , G = 2; unless otherwise noted. $T_A=25$ °C, $V_S=+5V$ , $R_f=R_q=10k\Omega$ , $R_L=10k\Omega$ to $V_S/2$ , G=2; unless otherwise noted. $T_A=25$ °C, $V_S=+5V$ , $R_f=R_q=10k\Omega$ , $R_L=10k\Omega$ to $V_S/2$ , G=2; unless otherwise noted. #### **Application Information** #### **General Description** The CLC1020 is a single supply, general purpose, voltage-feedback amplifier fabricated on a CMOS process. The CLC1020 offers 2.1MHz gain bandwidth product, 2.7V/ $\mu$ s slew rate, and only 127 $\mu$ A supply current. It features a rail to rail output stage and is unity gain stable. The common mode input range extends to 400mV below ground and to 700mV below Vs. Exceeding these values will not cause phase reversal. However, if the input voltage exceeds the rails by more than 0.5V, the input ESD devices will begin to conduct. The output will stay at the rail during this overdrive condition. The output stage is short circuit protected and offers "soft" saturation protection that improves recovery time. Figures 1, 2, and 3 illustrate typical circuit configurations for non-inverting, inverting, and unity gain topologies for dual supply applications. They show the recommended bypass capacitor values and overall closed loop gain equations. Figure 4 shows the typical non-inverting gain circuit for single supply applications $\begin{array}{c} +V_s \\ \hline \\ 0.1 \mu F \\ \hline \\ \end{array}$ Figure 1. Typical Non-Inverting Gam Circuit Figure 2. Typical Inverting Gain Circuit Figure 3. Unity Gain Circuit Figure 4. Single Supply Non-Inverting Gain Circuit #### Power Dissipation Power dissipation should not be a factor when operating under the stated $2k\Omega$ load condition. However, applications with low impedance, DC coupled loads should be analyzed to ensure that maximum allowed junction temperature is not exceeded. Guidelines listed below can be used to verify that the particular application will not cause the device to operate beyond its intended operating range. Maximum power levels are set by the absolute maximum junction rating of 150°C. To calculate the junction temperature, the package thermal resistance value ThetaJA $(\Theta_{JA})$ is used along with the total die power dissipation. $$T_{Junction} = T_{Ambient} + (\Theta_{JA} \times P_D)$$ Where $T_{Ambient}$ is the temperature of the working environment. In order to determine $P_D$ , the power dissipated in the load needs to be subtracted from the total power delivered by the supplies. $$P_D = P_{supply} - P_{load}$$ Supply power is calculated by the standard power equation. $$P_{\text{supply}} = V_{\text{supply}} \times I_{\text{RMS supply}}$$ $$V_{\text{supply}} = V_{S+} - V_{S-}$$ Power delivered to a purely resistive load is: $$P_{load} = ((V_{l OAD})_{RMS^2})/Rload_{eff}$$ The effective load resistor (Rloadeff) will need to include the effect of the feedback network. For instance, Rloadeff in Figure 3 would be calculated as: $$R_L \mid\mid (R_f + R_g)$$ These measurements are basic and are relatively easy to perform with standard lab equipment. For design purposes however, prior knowledge of actual signal levels and load impedance is needed to determine the dissipated power. Here, PD can be found from $$P_D = P_{Quiescent} + P_{Dynamic} - P_{Load}$$ Quiescent power can be derived from the specified 19 values along with known supply voltage, V<sub>SUPPLY</sub> toad power can be calculated as above with the desired signal amplitudes using: $$(V_{I \cap AD})_{RMS} = V_{PEAK} / \sqrt{2}$$ $$(V_{LOAD})_{RMS} = V_{PEAK} / \sqrt{2}$$ ( $I_{LOAD})_{RMS} = (V_{LOAD})_{RMS} / Ripad_{eff}$ The dynamic power is focused primarily within the output stage driving the load. This value can be calculated as: Assuming the load is referenced in the middle of the power rails or Vsupply/2. The CLC1020 is short circuit protected. However, this may not guarantee that the maximum junction temperature (+150°C) is not exceeded under all conditions. #### **Driving Capacitive Loads** Increased phase delay at the output due to capacitive loading can cause ringing, peaking in the frequency response, and possible unstable behavior. Use a series resistance, R<sub>S</sub>, between the amplifier and the load to help improve stability and settling performance. Refer to Figure 5. Figure 5. Addition of R<sub>S</sub> for Driving Capacitive Loads For a given load capacitance, adjust R<sub>S</sub> to optimize the tradeoff between settling time and bandwidth. In general, reducing R<sub>S</sub> will increase bandwidth at the expense of additional overshoot and ringing. ### Overdrive Recovery An overdrive condition is defined as the point when either one of the inputs or the output exceed their specified voltage range. Overdrive recovery is the time needed for the amplifier to return to its normal or linear operating point. The recovery time varies, based on whether the inputor output is overdriven and by how much the range is exceeded. The CLC1020 and will typically recover in less than bus from an overdrive condition. Figure 6 shows the CL61020 in an overdriven condition. Figure 6. Overdrive Recovery #### **Layout Considerations** General layout and supply bypassing play major roles in high frequency performance. CADEKA has evaluation boards to use as a guide for high frequency layout and as an aid in device testing and characterization. Follow the steps below as a basis for high frequency layout: ■ Include 6.8µF and 0.1µF ceramic capacitors for power supply decoupling - Place the 6.8µF capacitor within 0.75 inches of the power pin - Place the 0.1µF capacitor within 0.1 inches of the power pin - Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance - Minimize all trace lengths to reduce series inductances #### **Evaluation Board Information** The following evaluation boards are available to aid in the testing and layout of these devices: | Evaluation Board | Products | |------------------|-----------------| | CEB004 | CLC1020 in TSOT | #### **Evaluation Board Schematics** Evaluation board schematics and layouts are shown in Figures 7-11. These evaluation boards are built for dual supply operation. Follow these steps to use the board in a single-supply application: - 1. Short -Vs to ground. - 2. Use C3 (6.8 $\mu$ F) and C4 (0.1 $\mu$ F), if the amplifier is not directly connected to the ground plane. Figure 7. CEB004 Schematic Figure 8. CEB004 Top View Figure 9. CEB004 Bottom View #### **Mechanical Dimensions** TSOT-5 Package DETAIL "A" - 5. DRAWING CONFROMS TO JEDEC MO-193 VARIATION AA. 6. DRAWING IS NOT TO SCALE. #### For Further Assistance: **Exar Corporation Headquarters and Sales Offices** Tel.: +1 (510) 668-7000 48720 Kato Road Fremont, CA 94538 - USA Fax: +1 (510) 668-7001 www.exar.com #### NOTICE EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.