

# **Data Sheet**

MxL7704 Five Output Universal PMIC

# **General Description**

The MxL7704 is a five output Universal PMIC optimized for powering low power FPGAs, DSPs, and microprocessors from 5V inputs. Four synchronous step down buck regulators range from 1.5A system power to 4A core power. A 100mA LDO provides a clean 1.5V to 3.6V power for auxiliary devices. All outputs support ±10% margining and the two highest power outputs support dynamic voltage control to support processors that can utilize this function to save power. Through a 400kHz I<sup>2</sup>C interface, the customer can monitor an input voltage flag and PGOOD flags for each output. The I<sup>2</sup>C port can also be used to modify power up and down sequencing options, assign PGOOD outputs to the PGOOD pins, enable outputs and select switching frequency.

High switching frequency and a current mode architecture with internal compensation enable a very fast transient response to line and load changes without sacrificing stability and keeping board space to a minimum.

Fault protection features include input undervoltage lockout, overcurrent protection, and thermal protection. The MxL7704 is offered in a 5mm x 5mm QFN package.

Two pre-programmed standard products are available. The MxL7704-X has been optimized for powering the Xilinx<sup>®</sup> Zynq<sup>®</sup> Ultrascale+<sup>™</sup> ZU2 and ZU3 MPSoCs. The bucks are pre-programmed to provide the core rail (0.85V up to 4A), DDR3L memory power (1.35V), I/O and system power (1.8V and 3.3V). Sequencing is tailored to the unique needs of the ZU2 and ZU3 MPSoCs, offering accelerated time to market with Xilinx® Zyng® Ultrascale+™ ZU2 and ZU3 devices. The MxL7704-A is designed to power a wide range of ARM® Cortex®based processors (A7, A9, and A53) which use a more conventional sequencing scheme where the I/O rails power up first and core is last. The bucks provide the 1.2V core rail, 1.35V DDR3L power, 1.8V and 3.3V rails for I/O and system power. VTT is supported by the addition of the XRP2997 DDR Bus Termination Regulator.

## Features

- Input voltage range: 4.0V to 5.5V
- 4 Synchronous Buck Regulators
  - Internally compensated current mode
  - 1MHz to 2.1MHz switching frequency
  - Buck 1: 3.0V to 3.6V, 20mV step, 1.5A
  - Buck 2: 1.3V to 1.92V, 20mV step, 1.5A
  - Buck 3: 0.8V to 1.6V, 6.25mV step, 2.5A
  - Buck 4: 0.6V to 1.4V, 6.25mV step, 4A
- 100mA LDO 1.5V to 3.6V, 20mV step
- ±2% maximum total dc output error over line, load and temperature
- 3.3V/5V 400kHz I<sup>2</sup>C interface
  - Dynamic voltage scaling
  - Status monitoring by channel
  - Sequencing control
  - Input voltage status register
- Highly flexible conditional sequencing engine with external input
- 2 configurable PGOOD outputs
- Adjustable switching frequency
- 5mm x 5mm 32-pin QFN package
- Two standard factory programmed devices
  - MxL7704-A: IO rails up first, core last (1.2V)
  - MxL7704-X for Xilinx<sup>®</sup> ZU2 and ZU3 MPSoCs

# Applications

- Low power processor, ASIC and FPGA power
- Industrial control
- Test equipment
- POS terminals

Ordering Information - Back Page

# **Revision History**

| Revision | Release Date | Change Description                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1A       | 2/28/18      | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1B       | 7/3/18       | Added inductor value calculation to Minimum Effective C <sub>OUT</sub> section.Updated Output Voltage Scaling and I²C Operation sections andRegister Descriptions 0x10 - 0x14. Updated ESD table.Added open drain to PG pin descriptions. Added sentence to PGOODsection and deleted sentence from Operations section aboutunassigned PG pin. Updated General Description and Features with -Aand -X information. |

# Table of Contents

| General Description                                       | i   |
|-----------------------------------------------------------|-----|
| Features                                                  | i   |
| Applications                                              | i   |
| MxL7704 Specifications                                    | 1   |
| Absolute Maximum Ratings                                  | 1   |
| ESD Rating                                                | 1   |
| Operating Conditions                                      | 1   |
| Electrical Characteristics                                | 2   |
| Pin Information                                           | . 9 |
| Pin Configuration                                         | . 9 |
| Pin Description                                           | 10  |
| Typical Performance Characteristics                       | 11  |
| Functional Block Diagram                                  | 14  |
| Applications Information                                  | 15  |
| Operation                                                 | 15  |
| Output Voltage Scaling                                    | 15  |
| Sequencing                                                | 16  |
| Power Down Sequencing of Channels                         | 16  |
| SEQ EN and Channel Enable Bits                            | 17  |
| Changing Sequencing Registers While Operating             | 17  |
| PGOOD                                                     | 18  |
| Input Voltage Monitor Flag                                | 18  |
| Hot Start                                                 | 18  |
| Sequencing Examples                                       | 20  |
| Faults                                                    | 22  |
| UVP (Under Voltage Protection)                            | 22  |
| OVP (Output Over Voltage Protection)                      | 22  |
| OCP (Over Current Protection)                             | 22  |
| Channel vs Chip Fault Actions                             | 23  |
| Minimum t <sub>ON</sub> and Minimum Duty Cycle Limitation | 24  |

# Table of Contents

| Minimum Effective C <sub>OUT</sub>                 | 25 |
|----------------------------------------------------|----|
| Dynamic Voltage Scaling (DVS)                      | 26 |
| Analog to Digital Converter and Temperature Sensor | 26 |
| Typical Applications                               | 27 |
| Register Information                               | 29 |
| Slave I <sup>2</sup> C Address                     | 29 |
| Register Map                                       | 29 |
| Default Values                                     | 30 |
| Register Descriptions                              | 31 |
| Mechanical Dimensions                              | 35 |
| Recommended Land Pattern and Stencil               | 36 |
| Ordering Information                               | 37 |

# List of Tables

| Table 1: Absolute Maximum Ratings                       | 1  |
|---------------------------------------------------------|----|
| Table 2: ESD Rating                                     | 1  |
| Table 3: Operating Conditions                           | 1  |
| Table 4: Electrical Characteristics                     | 2  |
| Table 5: Pin Names and Descriptions                     | 10 |
| Table 6: Minimum Permissible V <sub>OUT</sub>           | 24 |
| Table 7: MxL7704-AQB Recommended L and C <sub>OUT</sub> | 25 |
| Table 8: MxL7704-XQB Recommended L and C <sub>OUT</sub> | 25 |
| Table 9: Register Map                                   | 29 |
| Table 10: Default Values                                | 30 |
| Table 11: Ordering Information                          | 37 |

# List of Figures

| Figure 1: I <sup>2</sup> C Bus Timing Diagram           | 8    |
|---------------------------------------------------------|------|
| Figure 2: Pin Configuration (Top View)                  | 9    |
| Figure 3: Buck 1 Efficiency                             | . 11 |
| Figure 4: Buck 2 Efficiency                             | . 11 |
| Figure 5: Buck 3 Efficiency                             | . 11 |
| Figure 6: Buck 4 Efficiency                             | . 11 |
| Figure 7: GLOBAL EN and SEQ EN Input Current vs Voltage | . 11 |
| Figure 8: Measured vs Programmed Frequency              | . 11 |
| Figure 9: Buck 1 Power Loss                             | . 12 |
| Figure 10: Buck 2 Power Loss                            | . 12 |
| Figure 11: Buck 3 Power Loss                            | . 12 |
| Figure 12: Buck 4 Power Loss                            | . 12 |
| Figure 13: Package Derating                             | . 12 |
| Figure 14: MxL7704-AQB Power-Up Sequencing              | . 13 |
| Figure 15: MxL7704-AQB Power-Down Sequencing            | . 13 |
| Figure 16: MxL7704-XQB Power-Up Sequencing              | . 13 |
| Figure 17: MxL7704-XQB Power-Down Sequencing            | . 13 |
| Figure 18: Functional Block Diagram                     | . 14 |
| Figure 19: Sequencing                                   | . 17 |
| Figure 20: Example of Startup, After a Buck 4 Fault     | . 19 |
| Figure 21: Example 1 Sequencing                         | . 20 |
| Figure 22: Example 2 Sequencing                         | .21  |
| Figure 23: Power Good Timing                            | . 22 |
| Figure 24: MxL7704-AQB Typical Application              | . 27 |
| Figure 25: MxL7704-XQB Typical Application              | . 28 |
| Figure 26: Mechanical Dimensions                        | . 35 |
| Figure 27: Recommended Land Pattern and Stencil         | . 36 |

# MxL7704 Specifications

## **Absolute Maximum Ratings**

**Important!** The stresses above what is listed under Table 1 may cause permanent damage to the device. This is a stress rating only—functional operation of the device above what is listed under Table 1 or any other conditions beyond what MaxLinear recommends is not implied. Exposure to conditions above what is listed under Table 3 for extended periods of time may affect device reliability. Solder reflow profile is specified in the IPC/JEDEC J-STD-020C standard.

#### Table 1: Absolute Maximum Ratings

| Parameter                                                                                           | Minimum | Maximum                                | Units |
|-----------------------------------------------------------------------------------------------------|---------|----------------------------------------|-------|
| V <sub>IN</sub> , V <sub>IN1</sub> , V <sub>IN2</sub> , V <sub>IN3</sub> , V <sub>IN4</sub> , 5VSYS | -0.3    | 6                                      | V     |
| SDA, SCL, VDDIO                                                                                     | -0.3    | 6                                      | V     |
| AN0, AN1                                                                                            | -0.3    | 6                                      | V     |
| PG1, PG2, GLOBAL EN, SEQ EN                                                                         | -0.3    | 6                                      | V     |
| LDO                                                                                                 | -0.3    | 6                                      | V     |
| V <sub>OUT1</sub> , V <sub>OUT2</sub> , V <sub>OUT3</sub> , V <sub>OUT4</sub>                       | -0.3    | V <sub>INx</sub> - 0.3V <sup>(1)</sup> | V     |
| Storage Temperature Range                                                                           | -55     | 150                                    | °C    |
| Peak Package Body Temperature                                                                       |         | 260                                    | °C    |

NOTE:

1. x = Buck number

## **ESD** Rating

#### Table 2: ESD Rating

| Parameter                  | Minimum | Maximum | Units |
|----------------------------|---------|---------|-------|
| HBM (Human Body Model)     |         | 2.5     | kV    |
| CDM (Charged Device Model) |         | 750     | V     |

### **Operating Conditions**

#### Table 3: Operating Conditions

| Parameter                                                                                           | Minimum | Maximum                               | Units |
|-----------------------------------------------------------------------------------------------------|---------|---------------------------------------|-------|
| V <sub>IN</sub> , V <sub>IN1</sub> , V <sub>IN2</sub> , V <sub>IN3</sub> , V <sub>IN4</sub> , 5VSYS | 4.0     | 5.5                                   | V     |
| SDA, SCL, VDDIO                                                                                     | 3.3     | 5.5                                   | V     |
| AN0, AN1                                                                                            | 0       | 3                                     | V     |
| PG1, PG2, GLOBAL EN, SEQ EN                                                                         | 0       | 5.5                                   | V     |
| LDO                                                                                                 | 0       | V <sub>IN</sub> - 0.3V <sup>(1)</sup> | V     |
| LX1, LX2, LX3, LX4                                                                                  | -1      | 5.5(2)                                | V     |
| Switching Frequency                                                                                 | 1000    | 2100                                  | kHz   |
| Junction Temperature Range (T <sub>J</sub> )                                                        | -40     | 125                                   | °C    |
| Package Power Dissipation Max at 25°C                                                               |         | 3.65                                  | W     |
| Package Thermal Resistance $\Theta_{JA}$                                                            |         | 27                                    | °C/W  |

NOTES:

1. LDO set to 3.3V.

2. LX pin's DC range is -1V for less than 50ns.

## **Electrical Characteristics**

Specifications are for Operating Junction Temperature of  $T_J = 25^{\circ}C$  only; limits applying over the full Operating Junction Temperature range are denoted by a "•". Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}C$ , and are provided for reference purposes only. Unless otherwise indicated,  $V_{IN} = 5VSYS = 5.0V$ .

| Symbol                                     | Parameter                                                                | Conditions                                                                                    | • | Min      | Тур | Max     | Units |
|--------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|---|----------|-----|---------|-------|
| DC Specifications                          |                                                                          |                                                                                               |   |          |     |         |       |
| V <sub>IN</sub>                            | Input DC voltage                                                         |                                                                                               | • | 4.0      | 5.0 | 5.5     | V     |
|                                            | Under Voltage Lockout                                                    | Rising                                                                                        |   |          |     | 3.9     | V     |
| UVLO                                       | Under Voltage Lockout<br>Hysteresis                                      | Falling                                                                                       |   |          | 210 |         | mV    |
| I <sub>Q_SHUTDOWN</sub>                    | Shutdown Quiescent<br>Current                                            | GLOBAL EN = logic LOW,<br>All outputs <20% of set<br>point or initial power<br>applied.       |   |          | 10  |         | μA    |
| IQ_OPERATING_5VSYS                         | 5VSYS Operating<br>Quiescent Current                                     | GLOBAL EN = logic<br>HIGH,<br>All outputs in regulation<br>no load. f <sub>OSC</sub> = 1.5MHz |   |          | 8   |         | mA    |
| T <sub>SD</sub>                            | Thermal Shutdown<br>Threshold                                            | Temperature rising                                                                            |   |          | 145 |         | °C    |
| T <sub>SDH</sub>                           | Thermal Shutdown<br>Hysteresis                                           | Temperature falling                                                                           |   |          | 20  |         | °C    |
| Buck Regulators 1 – 4                      | 4                                                                        |                                                                                               |   |          |     |         |       |
| V <sub>IN</sub>                            | Operational Voltage<br>Range                                             |                                                                                               | • | 4.0      |     | 5.5     | V     |
| V <sub>OUT</sub> Accuracy                  | Output Voltage<br>Accuracy at Factory<br>Programmed Initial<br>Set Point | Load current = 10mA to<br>full load<br>V <sub>IN</sub> = 5VSYS<br>= 4.0V to 5.5V              | • | -2       |     | +2      | %     |
| V <sub>OUT</sub> Initial<br>Accuracy       | Output Voltage<br>Accuracy at Factory<br>Programmed Initial<br>Set Point | Load current = 10mA<br>V <sub>IN</sub> =5VSYS<br>= 4.5V to 5.5V                               |   | -0.5     |     | +0.5    | %     |
| Buck 1 V <sub>OUT</sub> Range              | Output Voltage<br>Set Point Range                                        | 20mV resolution, 8 bit                                                                        |   | 3.0      |     | 3.6     | V     |
| Buck 2 V <sub>OUT</sub> Range              | Output Voltage<br>Set Point Range                                        | 20mV resolution, 8 bit                                                                        |   | 1.30     |     | 1.92    | V     |
| Buck 3 V <sub>OUT</sub> Range              | Output Voltage<br>Set Point Range                                        | 6.25mV resolution, 8 bit                                                                      |   | 0.800(1) |     | 1.59375 | V     |
| Buck 4 V <sub>OUT</sub> Range              | Output Voltage<br>Set Point Range                                        | 6.25mV resolution, 8 bit                                                                      |   | 0.600(1) |     | 1.39375 | V     |
| V <sub>OUT_DYN</sub>                       | Dynamic Output<br>Slew Rate                                              | Closed loop controlled                                                                        |   |          | 10  |         | V/ms  |
| V <sub>OUT_SS</sub><br>V <sub>OUT_SO</sub> | Soft Start Slew Rate,<br>and Soft Off Slew Rate                          | Closed loop controlled                                                                        |   |          | 1   |         | V/ms  |

#### Table 4: Electrical Characteristics

NOTE:

1. Limited by minimum t<sub>ON</sub>. See Table 6 for Minimum Permissible V<sub>OUT</sub> versus frequency.

| Table 4: Electrical Characteristics (continued) |
|-------------------------------------------------|
|-------------------------------------------------|

| Symbol                     | Parameter                                   | Conditions                     |         | • | Min  | Тур  | Max  | Units |
|----------------------------|---------------------------------------------|--------------------------------|---------|---|------|------|------|-------|
| Buck Regulators 1          | – 4 (continued)                             |                                |         |   |      |      |      |       |
| V <sub>OUT_DISCHARGE</sub> | Pre-Bias Discharge<br>Threshold             | Output falling                 |         |   |      | 200  |      | mV    |
| R <sub>AD</sub>            | Output Active<br>Discharge Resistance       | Converter disa option selecte  |         |   |      | 78   |      | Ω     |
|                            |                                             | Buck 1                         |         | • | 1.5  |      |      | Α     |
| L.                         | Full Load                                   | Buck 2                         |         | • | 1.5  |      |      | A     |
| I <sub>OUT</sub>           | Rated Current                               | Buck 3                         |         | • | 2.5  |      |      | Α     |
|                            |                                             | Buck 4                         |         | • | 4.0  |      |      | Α     |
|                            | Peak Current Limit                          | Buck 1                         |         | • | 2.5  | 3.4  | 4.5  | A     |
|                            | These current limits help define maximum    | Buck 2                         |         | • | 2.5  | 3.4  | 4.5  | A     |
| I <sub>CLIM</sub>          | inductor ripple and to protect the internal | Buck 3                         |         | • | 3.5  | 4.5  | 5.5  | A     |
|                            | power switches from an EOS event.           | Buck 4                         |         | • | 5.5  | 6.5  | 9.0  | A     |
| V <sub>UVP</sub>           | Under Voltage<br>Protection Threshold       | Soft start com<br>DVS inactive | pleted, |   |      | 70   |      | %     |
|                            | UVP Deglitch                                |                                |         |   |      | 10   |      | μs    |
| f <sub>OSC_RANGE</sub>     | Switching Frequency<br>Programmable Range   | See <u>Figure 8</u>            |         |   | 1000 |      | 2000 | kHz   |
| fara                       | Default Switching                           | Default 1001                   | -AQB    |   |      | 1500 |      | kHz   |
| fosc                       | Frequency                                   | Default 0100                   | -XQB    |   |      | 1000 |      | kHz   |
|                            | Oscillator Accuracy                         | At factory prog<br>set point   | grammed | • | -10  |      | 10   | %     |
| t <sub>ON-MIN</sub>        | Minimum Controllable<br>On-Time             | Full load                      |         |   |      | 92   | 120  | ns    |
|                            |                                             | Buck 1                         |         |   |      | 146  |      | mΩ    |
| _ /_                       | Pin to Pin Resistance                       | Buck 2                         |         |   |      | 146  |      | mΩ    |
| R <sub>DSON</sub> (P)      | High Side MOSFET                            | Buck 3                         |         |   |      | 67   |      | mΩ    |
|                            |                                             | Buck 4                         |         |   |      | 60   |      | mΩ    |
|                            | Pin To Pin Resistance                       | Buck 1                         |         |   |      | 103  |      | mΩ    |
|                            |                                             | Buck 2                         |         |   |      | 103  |      | mΩ    |
| R <sub>DSON</sub> (N)      | Low Side MOSFET                             | Buck 3                         |         |   |      | 32   |      | mΩ    |
|                            |                                             | Buck 4                         |         |   |      | 27   |      | mΩ    |

| Symbol                    | Parameter                                                                | Conditions                                                                            | • | Min  | Тур | Мах | Units |
|---------------------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------|---|------|-----|-----|-------|
| Low Dropout Regu          | llator, LDO                                                              |                                                                                       |   |      |     |     |       |
| V <sub>IN</sub>           | Operational Voltage<br>Range                                             |                                                                                       | • | 4.0  |     | 5.5 | V     |
| V <sub>OUT</sub> Accuracy | Output Voltage<br>Accuracy at Factory<br>Programmed Initial<br>Set Point | Load current =<br>1mA to 100mA<br>V <sub>IN</sub> = 4.0V to 5.5V                      | • | -2   |     | +2  | %     |
| V <sub>OUT</sub> Range    | Output Voltage Set<br>Point Range                                        | 20mV resolution, 8 bit                                                                |   | 1.5  |     | 3.6 | V     |
| V <sub>OUT</sub> Default  | Default Set Point                                                        |                                                                                       |   |      | 3.3 |     | V     |
| V <sub>OUT_DYN</sub>      | Dynamic Output<br>Slew Rate                                              | Closed loop controlled,<br>load = 25mA                                                |   |      | 10  |     | V/ms  |
| V <sub>OUT_SS</sub>       | Soft Start Slew Rate                                                     | Closed loop controlled                                                                |   |      | 1   |     | V/ms  |
| I <sub>SC</sub>           | Short Circuit<br>Current Limit                                           | 3V3LDO = 0V                                                                           | • | 120  | 230 | 260 | mA    |
|                           | Dropout Voltage                                                          | Load current = 10mA                                                                   | • |      | 11  | 30  | mV    |
| V <sub>DO</sub>           | (defined as a drop of 2% from initial value)                             | Load current = 100mA                                                                  | • |      | 210 | 300 | mV    |
| PSRR                      | Power Supply                                                             | f = 1kHz, I <sub>OUT</sub> = 10mA,<br>V <sub>IN</sub> = 4.3V, V <sub>OUT</sub> = 3.3V |   |      | 56  |     | dB    |
| PORK                      | Rejection Ratio                                                          | f = 10kHz, I <sub>OUT</sub> = 10mA<br>V <sub>IN</sub> = 4.3V, V <sub>OUT</sub> = 3.3V |   |      | 40  |     | dB    |
| C <sub>OUT</sub>          | Output Capacitor                                                         | Capacitance (effective capacitance)                                                   |   | 0.68 | 1.0 |     | μF    |
|                           | (ceramic)                                                                | ESR                                                                                   |   | 1    |     | 100 | mΩ    |
| θ <sub>n</sub>            | Supply Output Noise                                                      | 10 Hz ≤ f ≤ 100 kHz,<br>V <sub>IN</sub> = 4.3V, V <sub>OUT</sub> = 3.3V               |   |      | 470 |     | μVrms |
| R <sub>AD</sub>           | Output Active<br>Discharge Resistance                                    | Converter disabled and option selected                                                |   |      | 78  |     | Ω     |

| Table 4: | Electrical | Characteristics | (continued) |
|----------|------------|-----------------|-------------|
|----------|------------|-----------------|-------------|

| Symbol                  | Parameter                                       | Conditions                                                         | • | Min  | Тур  | Мах  | Units |
|-------------------------|-------------------------------------------------|--------------------------------------------------------------------|---|------|------|------|-------|
| Power Good Ou           | ıtputs                                          |                                                                    |   |      |      |      |       |
|                         | Power Good<br>Threshold                         | V <sub>OUT</sub> rising, at default<br>V <sub>OUT</sub> set points | • | 85   | 90   | 95   | %     |
|                         | Power Good<br>Hysteresis<br>Buck 1 and LDO      | V <sub>OUT</sub> falling                                           |   |      | 122  |      | mV    |
|                         | Power Good<br>Hysteresis<br>Buck 3 and Buck 4   | V <sub>OUT</sub> falling                                           |   |      | 38   |      | mV    |
|                         | Power Good<br>Hysteresis<br>Buck 2              | V <sub>OUT</sub> falling                                           |   |      | 67   |      | mV    |
|                         | Power Good Assertion<br>Delay, FB Rising        |                                                                    |   |      | 2    |      | ms    |
|                         | Power Good<br>De-Assertion Delay,<br>FB Falling |                                                                    |   |      | 65   |      | μs    |
| V <sub>OL</sub>         | Output Level Low                                | I <sub>SINK</sub> = 1mA                                            | • |      |      | 0.4  | V     |
| GLOBAL EN an            | d SEQ EN Input                                  |                                                                    |   |      |      |      |       |
| V <sub>IL</sub>         | Input low level                                 |                                                                    |   |      |      | 0.8  | V     |
| V <sub>IH</sub>         | Input High Level                                |                                                                    |   | 2.0  |      |      | V     |
|                         | GLOBAL EN<br>Input Current                      | GLOBAL EN = 5.5V                                                   |   |      | 4    | 30   | μA    |
|                         | SEQ EN Input Current                            | SEQ EN = 5.5V                                                      |   |      | 4    | 30   | μA    |
| Input Voltage M         | onitor Flag                                     |                                                                    |   |      |      |      |       |
| V <sub>TH_RISING</sub>  | Input Voltage Good<br>Threshold                 | Voltage rising                                                     |   | 4.59 | 4.63 | 4.7  | V     |
| V <sub>TH_FALLING</sub> | Input Voltage Good<br>Threshold                 | Voltage falling                                                    |   | 4.52 | 4.57 | 4.65 | V     |

Table 4: Electrical Characteristics (continued)

Specifications are for Operating Junction Temperature of  $T_J = 25^{\circ}C$  only; limits applying over the full Operating Junction Temperature range are denoted by a "•". Typical values represent the most likely parametric norm at  $T_J = 25^{\circ}C$ , and are provided for reference purposes only. Unless otherwise indicated,  $V_{IN} = 5VSYS = 5.0V$ .

Table 4: Electrical Characteristics (continued)

| Symbol             | Parameter                                      | Conditions   | • | Min | Тур   | Мах                             | Units      |
|--------------------|------------------------------------------------|--------------|---|-----|-------|---------------------------------|------------|
| ADC, Temperat      | ure Monitoring                                 |              |   |     |       |                                 |            |
|                    | Input range                                    | 5VSYS ≥ 4.2V | • | 0   |       | 2.55 +<br>offset <sup>(1)</sup> | V          |
|                    | Input range                                    | 5VSYS = 4.0V | • | 0   |       | 2.35                            | V          |
|                    | Nominal Resolution                             | 8 bit        |   |     | 10    |                                 | mV/<br>LSB |
|                    | INL                                            |              |   |     |       | ±2                              | LSB        |
|                    | DNL, Differential nonlinearity                 |              |   |     |       | ±1                              | LSB        |
|                    | Full Scale Error                               |              |   |     |       | ±2                              | LSB        |
|                    | Zero Error (offset)                            |              |   |     | +1    |                                 | LSB        |
|                    | Full Scale Error<br>Temperature<br>Coefficient |              |   |     | ±0.03 | ±0.05                           | %/°C       |
|                    | ADC Conversion<br>Frequency                    |              |   |     | 5.56  |                                 | kHz        |
|                    | Input capacitance                              |              |   |     | 4     |                                 | pF         |
|                    | AN0/1 DC Input<br>Impedance                    |              |   |     | 10    |                                 | MΩ         |
| T <sub>RANGE</sub> | Temperature<br>Monitoring Range                |              |   | -40 |       | Thermal<br>Shutdown             | °C         |
| T <sub>RES</sub>   | Temperature<br>Monitoring Resolution           |              |   |     | 1.06  |                                 | °C         |
| т                  | Temperature                                    | 25°C (h'5F)  |   | -2  |       | 2                               | °C         |
| TACCURACY          | Monitoring Accuracy                            | 105°C (h'B4) |   | -7  |       | 7                               | °C         |

NOTE:

1. Zero error (offset) specification shown below.

| Table 4: Electrical Characteristics (con | tinued) |
|------------------------------------------|---------|
|------------------------------------------|---------|

| Symbol                           | Parameter                                                   | Conditions                                              | • | Min | Тур                        | Мах | Units |
|----------------------------------|-------------------------------------------------------------|---------------------------------------------------------|---|-----|----------------------------|-----|-------|
| I <sup>2</sup> C Interface – Def | fault Address 7'b0101101 (0                                 | x2D), see Table 10                                      |   |     |                            |     |       |
| V <sub>IL</sub>                  | Input Low Level                                             |                                                         |   |     |                            | 0.8 | V     |
| V <sub>IH</sub>                  | Input High Level                                            |                                                         |   | 2.0 |                            |     | V     |
| VL                               | VDDIO Supply Voltage                                        |                                                         |   | 3.0 |                            | 5.5 | V     |
| V <sub>OL_I2C</sub>              | SDA Logic Output<br>Low Voltage                             | 3mA sink current                                        | • |     |                            | 0.8 | V     |
| f <sub>SCL</sub>                 | SCL Clock Frequency                                         |                                                         | • |     |                            | 400 | kHz   |
| t <sub>SCL_H</sub>               | SCL Clock High Period                                       |                                                         | • | 0.6 |                            |     | μs    |
| t <sub>SCL_L</sub>               | SCL Clock Low Period                                        |                                                         | • | 1.3 |                            |     | μs    |
| t <sub>SP</sub>                  | I <sup>2</sup> C Spike Rejection<br>Filter Pulse Width1     |                                                         | • | 0   |                            | 50  | ns    |
| t <sub>SU_DAT</sub>              | I <sup>2</sup> C Data Setup Time                            |                                                         | • | 100 |                            |     | ns    |
| t <sub>HD_DAT</sub>              | I <sup>2</sup> C Data Hold Time                             |                                                         | • | 0   |                            | 900 | ns    |
| t <sub>R_I2C</sub>               | SDA, SCL Rise Time                                          | C <sub>B</sub> = total capacitance of<br>bus line in pF | • |     | 20 +<br>0.1*C <sub>B</sub> | 300 | ns    |
| t <sub>F_I2C</sub>               | SDA, SCL Fall Time                                          | C <sub>B</sub> = total capacitance of bus line in pF    | • |     | 20 +<br>0.1*C <sub>B</sub> | 300 | ns    |
| t <sub>BUF</sub>                 | I <sup>2</sup> C Bus Free Time<br>Between Stop and<br>Start |                                                         | • | 1.3 |                            |     | μs    |
| t <sub>SU_STA</sub>              | I <sup>2</sup> C Repeated Start<br>Condition Setup Time     |                                                         | • | 0.6 |                            |     | μs    |
| <sup>t</sup> hd_sta              | I <sup>2</sup> C Repeated Start<br>Condition Hold Time      |                                                         | • | 0.6 |                            |     | μs    |
| t <sub>SU_STO</sub>              | I <sup>2</sup> C Stop Condition<br>Setup Time               |                                                         | • | 0.6 |                            |     | μs    |
| C <sub>B</sub>                   | I <sup>2</sup> C Bus Capacitive<br>Load                     |                                                         | • |     |                            | 400 | pF    |
| C <sub>SDA</sub>                 | SDA Input<br>Capacitance                                    |                                                         | • |     |                            | 10  | pF    |
| C <sub>SCL</sub>                 | SCL Input<br>Capacitance                                    |                                                         | • |     |                            | 10  | pF    |



Figure 1: I<sup>2</sup>C Bus Timing Diagram

# **Pin Information**

## **Pin Configuration**



Figure 2: Pin Configuration (Top View)

## **Pin Description**

Table 5: Pin Names and Descriptions

| Pin Number | Pin Name  | Description                                                                                                                                                                                                                                           |  |
|------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1          | VDDIO     | Supply for I <sup>2</sup> C Interface, 3.3V to 5V nominal.                                                                                                                                                                                            |  |
| 2          | SDA       | I <sup>2</sup> C Data                                                                                                                                                                                                                                 |  |
| 3          | SCL       | I <sup>2</sup> C Clock                                                                                                                                                                                                                                |  |
| 4          | SEQ EN    | Sequence enable. Input which can be added as an external gate to the power<br>up sequencing. Is effectively ANDed to the power up sequencing. As such,<br>has no effect on power down sequencing. See register map. If not used, tie to<br>5VSYS pin. |  |
| 5          | PG1       | Power Good output 1, open drain. May consist of any ANDed output of all 5 regulators. See register map.                                                                                                                                               |  |
| 6          | GLOBAL EN | Chip enable. When pulled low, shuts down entire chip after power down sequencing complete.                                                                                                                                                            |  |
| 7          | VIN       | Input supply to the LDO                                                                                                                                                                                                                               |  |
| 8          | LDO       | Output of the 100mA LDO. May be programmed from 1.5V to 3.6V in 20mV steps.                                                                                                                                                                           |  |
| 9          | VOUT2     | Feedback pin for Buck 2. Buck 2 can be programmed from 1.3V to 1.92V in 20mV steps.                                                                                                                                                                   |  |
| 10         | PGND2     | Power Ground. Source of the low side MOSFET for Buck 2.                                                                                                                                                                                               |  |
| 11         | LX2       | Switch node of Buck 2. Connect to output inductor.                                                                                                                                                                                                    |  |
| 12         | VIN2      | Input supply to Buck 2. Bypass to PGND.                                                                                                                                                                                                               |  |
| 13         | VIN4      | Input supply to Buck 4. Bypass to PGND.                                                                                                                                                                                                               |  |
| 14, 15,16  | LX4       | Switch node of Buck 4. Connect to output inductor.                                                                                                                                                                                                    |  |
| 17,18      | PGND4     | Power Ground. Source of the low side MOSFET for Buck 4.                                                                                                                                                                                               |  |
| 19         | VOUT4     | Feedback pin for Buck 4. Buck 4 can be programmed from 0.6V to 1.39375V in 6.25mV steps                                                                                                                                                               |  |
| 20         | PG2       | Power Good output 2, open drain. May consist of any ANDed output of all 5 regulators. See register map.                                                                                                                                               |  |
| 21         | AN1       | Input to ADC. If not used, tie to AGND.                                                                                                                                                                                                               |  |
| 22         | AN0       | Input to ADC. If not used, tie to AGND.                                                                                                                                                                                                               |  |
| 23         | AGND      | Signal Analog Ground. Connect to system ground.                                                                                                                                                                                                       |  |
| 24         | 5VSYS     | Filtered from VIN through a RC to provide internal circuits with clean 5V. Place a 100nF capacitor between this pin and AGND as close as possible to the IC.                                                                                          |  |
| 25         | VOUT1     | Feedback pin for Buck 1. Buck 1 can be programmed from 3.0V to 3.6V in 20mV steps.                                                                                                                                                                    |  |
| 26         | PGND1     | Power Ground. Source of the low side MOSFET for Buck 1.                                                                                                                                                                                               |  |
| 27         | LX1       | Switch node of Buck 1. Connect to output inductor.                                                                                                                                                                                                    |  |
| 28         | VIN1      | Input supply to Buck 1. Bypass to PGND.                                                                                                                                                                                                               |  |
| 29         | VIN3      | Input supply to Buck 3. Bypass to PGND.                                                                                                                                                                                                               |  |
| 30         | LX3       | Switch node of Buck 3. Connect to output inductor.                                                                                                                                                                                                    |  |
| 31         | 5VSYS     | Connect to 5V input. Unlike Pin 24, bypassing is unimportant.                                                                                                                                                                                         |  |
| 32         | VOUT3     | Feedback pin for Buck 3. Buck 3 can be programmed from 0.8V to 1.59375V in 6.25mV steps.                                                                                                                                                              |  |
| PAD        | PGND      | Package central pad. Connect to PGND.                                                                                                                                                                                                                 |  |

# Typical Performance Characteristics



# Typical Performance Characteristics (Continued)



Figure 9: Buck 1 Power Loss



Figure 10: Buck 2 Power Loss



Figure 11: Buck 3 Power Loss



Figure 12: Buck 4 Power Loss



Figure 13: Package Derating

# Typical Performance Characteristics (Continued)



Figure 14: MxL7704-AQB Power-Up Sequencing



Figure 16: MxL7704-XQB Power-Up Sequencing



Figure 15: MxL7704-AQB Power-Down Sequencing



Figure 17: MxL7704-XQB Power-Down Sequencing

# **Functional Block Diagram**



Figure 18: Functional Block Diagram

# Applications Information

## Operation

MxL7704 is a 5 output Universal PMIC optimized for powering low power FPGAs, DSPs and microprocessors from a 5V input. Four independent buck regulators provide load currents of 1.5A for system power, 1.5A for I/O, 2.5A for memory and 4A for core power. A 100mA LDO provides a clean 1.5V to 3.6V power for auxiliary devices. All outputs support margining where the initial set point can be changed by an 8-bit code. All outputs also support Dynamic Voltage Scaling (DVS) where the output voltage can be dynamically ramped up or down at a preset rate to support processors that can utilize this function to save power.

The I<sup>2</sup>C interface allows the customer to monitor an input voltage flag and PGOOD flags for each output. The I<sup>2</sup>C port can also be used to modify the power up and power down sequencing options, assign power good outputs to PG1 and PG2 pins, enable the PMIC outputs and select the switching frequency.

All buck regulators employ peak current mode control architecture with internal compensation and high switching frequency. This provides fast transient response to load and line changes without sacrificing stability and keeping small component sizes on board.

Fault protection features include input undervoltage lockout (UVLO), output overcurrent protection (OCP), undervoltage protection (UVP) and over temperature (OTP) or thermal protection.

Two Power Good outputs are available (PG1, PG2).

Each channel has a soft start, soft stop function and a Dynamic Voltage Scaling Function (DVS).

### **Output Voltage Scaling**

All outputs support margining where the initial set point can be changed by an 8-bit code. The channel 1 range is from 3.0V to 3.6V with 20mV resolution. Note that the channel 1 regulation will be limited by duty cycle. The channel 2 dynamic range is from 1.3V to 1.92V with 20mV resolution, the channel 3 from 0.8V to 1.6V with 6.25mV resolution, and the channel 4 from 0.6V to 1.4V with 6.25mV resolution. The channel 3 and 4 lower regulation range will be limited by the minimum on time of 120ns. LDO dynamic range is from 1.5V to 3.6V with 20mV resolution. Rather than change the voltage divider resistances in the feedback path, the error amplifier reference is changed. This ensures that the gain of the control loop remains unchanged as the voltage is changed. When a voltage change is commanded, the output will slew at 10V/ms which minimizes latency when moving from low power states to high power states.

Although the 8-bit register will accept values outside those within the ranges listed above, the accuracy of the output is not guaranteed.

The LDO and buck output voltages can be changed via I<sup>2</sup>C. For more details, see the "<u>I<sup>2</sup>C Operation</u>" section.

### Sequencing

Power up and power down sequencing is controlled by setting registers 0x15, 0x16, 0x17 and 0x19. Each channel (BUCK or LDO) can be assigned to be in any of four groups (GROUP 0 thru 3) by programing register 0x15 and 0x16 (each of them has a 2-bit group register that assigns them to each of the four groups). When enabled through GLOBAL EN or the input voltage rising above the UVLO point, all outputs will be discharged by enabling the  $78\Omega$  discharge resistors. This ensures proper sequencing after an input voltage glitch.

The sequencing state machine starts with GROUP 0 and looks for any channels if assigned to it by their respective 2-bit group settings. If any channels are assigned to GROUP 0, the state machine starts them up at the same time, provided 5VSYS Under Voltage Lock-out (UVLO) has cleared and the outputs assigned to GROUP 0 have been discharged by the 78 $\Omega$  resistor to <200mV. Once all GROUP 0 channels are up (all PGOODs are found with the 2ms blanking time added), the sequencing state machine moves to GROUP 1 and repeats the same process, omitting the wait of the output to be discharged to <200mV. It continues to GROUP2 and then GROUP 3. If one group is not up (at least one channel in the group is at fault or disabled thru register setting 0x16), all subsequent groups won't be started. If a group does not have any channels, it will be ignored and the sequencing state machine will move to the next one.

### Power Down Sequencing of Channels

After a normal power up sequence is completed, the power down sequencing can be controlled by pulling GLOBAL EN LOW. Power down sequencing of channels follows the reverse order of power up sequencing of channels (GROUP 3 thru 0). All channels will be sequenced down in one of the two methods, depending on the Soft Off Enable Setting (bit 6 of 0x19):

- Soft Off is enabled: Dynamically slewed down for Xms (where X = Vout) then discharged through the 78Ω resistor (default).
- Soft Off is disabled: All channels will be immediately tri-stated and will be discharged by the 78Ω active discharge resistance.

If an output is not dynamically slewed down, the system will consider down sequencing complete for that channel immediately and the next channel in the sequence will begin its power down. For example, if all outputs are chosen to only have  $78\Omega$  discharge without dynamic soft-off, all regulators would effectively turn off at the same time (within limits of the state machine).

LDO by default has no ability to slew negative and thus will immediately be considered soft-off complete.

The MxL7704 uses a digitally controlled soft start and soft off. Each output, including the LDO, has an 8 bit Reference DAC feeding the error amplifier input. Although the registers will accept a value across the entire DAC range, the outputs are optimized for the output voltage ranges specified in the electrical table.

Note that after all channels are sequencing down by pulling GLOBAL EN LOW, the IC will be in a hard-reset mode.

When the IC is shut down via Thermal Shutdown (TSD), the channels will be immediately tri-stated and discharged by the  $78\Omega$  active discharge resistance. Bit 6 at register address 0x19 will be ignored.





### SEQ EN and Channel Enable Bits

The SEQ EN pin input can be assigned to any of the sequence groups to allow an external signal to gate sequencing. This is accomplished by setting bits [7:6] of register 0x17, which will act as an enable to that group and all other subsequently higher groups. Given that each channel has its own channel enable (bits [4:0] of register 0x16), group enable needs to be enabled as well to effectively enable a channel. Having SEQ EN LOW at start will then gate the startup of the group that is assigned to it, and hence all other subsequent higher groups. Having SEQ EN HIGH at startup will void its effect (all group enables will be ON) on the Soft Start Sequencing.

One can always use SEQ EN (pulling HIGH/LOW) to turn on/off multiple groups/channels at any time by moving/setting SEQ EN Group Assign (bit [7:6] of register 0x17). If SEQ EN is pulled LOW, the group / channel(s) assigned to the SEQ EN will be shut down according to the Soft Off Enable setting (bit 6 of 0x19) without any power down sequencing. If SEQ EN is logic HIGH when GLOBAL EN is driven low it does not gate the sequential power down of the sequencing groups.

One can always use channel enable bits (bits [4:0] of the register 0x16) to gate sequencing through the I<sup>2</sup>C interface. However once power up sequencing is completed, the channel enable bits can only turn on or off particular channels.

## Changing Sequencing Registers While Operating

Sequencing registers may be changed while in operation to allow one to change the power down behavior vs the startup behavior. However, it is not recommended to write to these registers when the chip is powering up or down.

## PGOOD

The state of the PGOOD of each channel will gate power up of subsequent higher groups. The state of the PGOOD signals are reported in the status register 0x1A bits [4:0].

At the end of the soft start, PGOOD goes high after the 2ms PGOOD assertion delay. If a channel goes out of the regulation window for more than 65us during regulation, PGOOD will go low. It will assert again after the 2ms assertion delay, assuming the channel is back into the regulation window. If the glitch is faster than 65µs, PGOOD will not record it.

During DVS, PGOOD will be blanked and held HIGH. Once DVS is done, PGOOD will be re-evaluated and an effective PGOOD will be updated.

In the event of a fault, PGOOD will be pulled low immediately.

The registers 0x17 and 0x18 are used to route PGOOD signals from all channels to PG1 and PG2 outputs respectively. Multiple channels can be assigned and PG1 or PG2 signals will be logic function AND of the selected PGOOD signals. If no channels are assigned to a PG pin, the pin will be high impedance.

## Input Voltage Monitor Flag

The device is continually monitoring voltage at the 5VSYS pin. The status of this pin will be kept in register 0x1A (bit [6:5]). Bit 5 provides the current status of this pin while bit 6 is "sticky" set once the 5VSYS pin is above 4.63V. If the voltage at the 5VSYS pin is above 4.63V, bit 5 will be set or vice versa. The host can poll these two bits to check the status of this pin. Bit 6 can only be cleared by the host writing "1" to it.

### Hot Start

If chip fault action is selected and a fault occurs, start up sequencing varies from a cold start where Global EN or UVLO enables the device.

Instead of discharging all outputs in all sequencing groups to <200mV, only the outputs in sequencing group 0 will be discharged. For example if there is no load on the outputs and the down sequencing actions soft-off and  $78\Omega$  discharge are not selected, when one channel is faulted all other outputs will float at their set point. When the chip initiates the startup sequence, the 4 buck regulators will drive the outputs down as a natural function of the commanded output voltage. This is also true when using SEQ EN to turn groups on and off. An example of startup after a fault on buck 4 is shown in Figure 20.



Figure 20: Example of Startup, After a Buck 4 Fault

Figure 20 was generated on an evaluation board with no external load and the  $78\Omega$  discharge disabled. The default state is to have the  $78\Omega$  discharge enabled from the factory.

## Sequencing Examples

Example 1 Sequencing Using SEQ EN

Sequencing Group 00: Buck 1, LDO Sequencing Group 01: Buck 2, SEQ EN Sequencing Group 10: Buck 3 Sequencing Group 11: Buck 4





Example 2 Sequencing Using SEQ EN

Sequencing Group 00: Buck 1 Sequencing Group 01: Buck 3 Sequencing Group 10: Buck 2, LDO, SEQ EN Sequencing Group 11: Buck 4



Figure 22: Example 2 Sequencing



Figure 23: Power Good Timing

## Faults

### UVP (Under Voltage Protection)

A fault condition will be reported by the switching regulators and restart will be initiated if an under voltage is detected on the output. That channel will immediately tristate and apply the  $78\Omega$  discharge. If chip fault action is selected, the other outputs will all simultaneously power down based on their power down settings. Once all channels are powered down, a 1ms delay will gate the restart of the channel or chip. In restart, just as in initial power up, the first sequencing GROUP channels will be discharged to <200mV before power up sequence initiates.

#### OVP (Output Over Voltage Protection)

In the event that an output is inadvertently connected to a source higher than the target voltage of the buck regulator, the buck regulator will do all it can to clamp that voltage. It is the natural response of the control loop to turn on the low side MOSFET to try and clamp the output voltage. The buck regulator will do so in an effort to protect the lower voltage, higher value circuitry to the point of destruction.

#### OCP (Over Current Protection)

A current limit event occurs when the over current threshold is exceeded for 8 or more switching cycles. Once detected, the switches are placed into tristate. Just as with UVP, that channel will immediately tristate and apply the  $78\Omega$  discharge. If chip fault action is selected, the other outputs will all simultaneously power down based on their power down settings. Once all channels are powered down, a 1ms delay will gate the restart of the channel or chip.

Unlike initial power up where all outputs are discharged before sequencing initiates with sequencing group 0, during any "hot" restart, outputs for a given group are discharged prior to that group being enabled.

During soft-start, the OCP is disabled for the first 25% of the soft-start time period. If the output voltage is 1V, then soft-start time is 1ms and thus the current limit is enabled after the first 250us. LDO OCP is activated after its soft start timer expires.

#### Channel vs Chip Fault Actions

Register 0x19 bit 7 allows the user to choose whether a fault on a given channel will only affect that channel or cause an entire restart of the power system. If "channel" is selected, 0x19 bit 7 = 0, then when a fault occurs on any channel, that channel will fault and initiate a restart without affecting any of the other outputs.

If "chip" is selected, 0x19 bit 7 = 1, a fault on any channel will cause the other channels to down sequence together based on register 0x19 bit 6 setting and subsequently initiate power up sequence once channels discharge and the 1ms hiccup timer expires.

This register may be changed during chip operation. If the fault action is changed from channel to chip while the outputs are enabled and a fault had occurred previously, then the chip will "remember" that a fault had occurred and initiate a chip fault action. If the outputs are shut down when this change is made to the register no restart will occur.

### Thermal Design

Proper thermal design is critical in controlling device temperatures and in achieving robust designs. There are a number of factors that affect the thermal performance. One key factor is the temperature rise of the devices in the package which is a function of the thermal resistances of the package and the power being dissipated internally.

The thermal resistance of MxL7704 (27°C/W) is specified in the "Operating Ratings" section of this datasheet. The  $\theta_{JA}$  thermal resistance specification is based on the MxL7704 Evaluation Board operating without forced airflow. Since the actual board design in the final application will be different, the thermal resistances in the final design may be different from those specified.

The package thermal derating and power loss curves are shown in Figures 9 through 13.

### Layout Guidelines

Proper PCB layout is crucial in order to obtain good thermal and electrical performance.

For thermal considerations, it is essential to use a number of thermal vias to connect the central thermal pad to the ground layer(s).

In order to achieve good electrical and noise performance following steps are recommended:

- 1. Place the output inductor close to the LX pins and minimize the connection area. Doing this on the top layer is advisable.
- 2. Connect the central thermal pad of the power ground connections to as many layers as possible to enhance thermal conduction.
- 3. The output filtering capacitor needs to share the same power ground connection as the input filtering capacitor of the same buck converter. This should be connected to the signal ground plane with vias placed at the output filtering capacitors.
- 4. AC current loops formed by input filtering capacitors, output filtering capacitors, output inductors, and the regulator pins should be minimized.
- 5. AGND pins should be connected to the signal ground plane.
- 6. 5VSYS pin should have a low pass filter in front. A 100nF capacitor between 5VSYS and AGND should be placed as close as possible to the IC.

## I<sup>2</sup>C Operation

The interface will be 3.3V with tolerance to 5.5V.

Since there is no clock stretching allowed, the MxL7704 responds by not acknowledging (NAK) some I<sup>2</sup>C commands as a way to inform the host it cannot service them.

The MxL7704 will respond with a NAK if the delay between writing to the same LDO or VBUCKx register is less than 2.2ms (2ms + 10% internal oscillator accuracy). In addition, if multiple LDO or BUCK outputs are changed within 2.2ms of each other, then each output can only be changed once within those 2.2ms. The I<sup>2</sup>C master must wait at least 2.2ms after the last I<sup>2</sup>C write to the LDO or VBUCKx register before writing to them again.

Example 1: Changing outputs for VBUCK3 and VBUCK4

If writing to VBUCK3 followed by VBUCK4, then the I<sup>2</sup>C master must wait at least 2.2ms after the write to VBUCK4 before writing to VBUCK3 or VBUCK4 again.

Example 2: Changing all outputs

If writing to VLDO, VBUCK1, VBUCK2, VBUCK3 and VBUCK4, then the I<sup>2</sup>C master must wait for at least 2.2ms after the last write to these registers before writing to any of these registers again.

### Minimum t<sub>ON</sub> and Minimum Duty Cycle Limitation

Minimum on-time  $t_{ON}$  of the MxL7704 is specified at 120ns. If a low duty cycle application requires a shorter  $t_{ON}$ , regulation will be lost. The minimum permissible  $V_{OUT}$  corresponding to switching frequency f can be calculated from:

$$\frac{V_{OUT}}{V_{IN}} = \frac{t_{ON}}{T} = t_{ON} \times f$$

 $V_{OUT} = V_{IN} x f x 120 ns$ Where  $V_{IN(max)} = 5.5 V$ 

#### Table 6: Minimum Permissible V<sub>OUT</sub>

| f (MHz) | V <sub>OUT(min)</sub> (V) |
|---------|---------------------------|
| 1       | 0.660                     |
| 1.1     | 0.726                     |
| 1.2     | 0.792                     |
| 1.3     | 0.858                     |
| 1.4     | 0.924                     |
| 1.5     | 0.990                     |
| 1.6     | 1.056                     |
| 1.7     | 1.122                     |
| 1.8     | 1.188                     |
| 1.9     | 1.254                     |
| 2       | 1.320                     |
| 2.1     | 1.386                     |
|         |                           |

### Buck 1 Operation at Low V<sub>IN</sub>

When  $V_{IN} - V_{OUT}$  falls below 0.8V (ex.,  $V_{OUT} = 3.6V$ ,  $V_{IN} < 4.4V$ ) the controller will skip pulses to maintain regulation. Under steady-state operation, the controller will typically regulate with  $V_{IN}$  as low as 4.0V. If conditions result in dropout, the upper MOSFET has the ability to operate at 100% duty cycle. Operating at or near dropout may affect dynamic performance including load transient response and positive dynamic voltage scaling.

## Minimum Effective COUT

MxL7704 has internal feedback loop compensation. Each channel requires a minimum  $C_{OUT}$  in order to have a sufficient Phase Margin and stable feedback loop. The effective  $C_{OUT}$  for MxL7704-AQB and MxL7704-XQB is shown in Tables 7 and 8 respectively. Note that nominal capacitance will be higher than corresponding effective capacitance. Nominal capacitance, for a given set of operating conditions, must be calculated from manufacturer's datasheet by using applicable derating curves.

| MxL7704-AQB |         |                      |                         |                                 |  |  |  |
|-------------|---------|----------------------|-------------------------|---------------------------------|--|--|--|
| f (MHz)     | Channel | V <sub>OUT</sub> (V) | <b>L (</b> μ <b>H</b> ) | Effective C <sub>OUT</sub> (µF) |  |  |  |
|             | 1       | 3.3                  | 2.2                     | 15                              |  |  |  |
| 4 5         | 2       | 1.8                  | 1                       | 20                              |  |  |  |
| 1.5         | 3       | 1.35                 | 0.47                    | 90                              |  |  |  |
|             | 4       | 1.2                  | 0.47                    | 110                             |  |  |  |

#### Table 7: MxL7704-AQB Recommended L and COUT

| MxL7704-XQB |         |                      |               |                                 |  |  |
|-------------|---------|----------------------|---------------|---------------------------------|--|--|
| f (MHz)     | Channel | V <sub>OUT</sub> (V) | <b>L (μΗ)</b> | Effective C <sub>OUT</sub> (µF) |  |  |
|             | 1       | 3.3                  | 2.2           | 22                              |  |  |
| 4           | 2       | 1.8                  | 2.2           | 27                              |  |  |
| 1           | 3       | 1.35                 | 1             | 110                             |  |  |
|             | 4       | 0.85                 | 0.47          | 210                             |  |  |

#### Table 8: MxL7704-XQB Recommended L and COUT

The following equation can be used to estimate the inductor value for different V<sub>OUT</sub>.

$$L \geq \frac{V_{\text{out}} \ x \ (V_{\text{in}} - V_{\text{out}})}{\Delta i \ x \ f \ x \ V_{\text{in}}}$$

VIN = typical input voltage

V<sub>OUT</sub> = desired output voltage

f = switching frequency of the converter

 $\Delta i$  = inductor ripple current

A good estimate for the inductor ripple current ( $\Delta i$ ) is 20% to 40% of the maximum output current. See I<sub>OUT</sub> in Table 4.

If not using an output at the maximum output current, it is recommended to use an inductor value not to exceed 50% of the calculated inductor value with the maximum output current.

Note that the inductor must always have a higher rating than the maximum current because the current increases with decreasing inductance.

## Dynamic Voltage Scaling (DVS)

All four buck regulators support Dynamic Voltage Scaling. The dynamic output slew rate is 10V/ms (nominal). Note that it is not recommended to ramp up DVS (i.e. increase  $V_{OUT}$ ) at the maximum rated current. This may result in a premature over-current protection (OCP) event caused by the high inrush current due to the high slew rate of 10V/ms. As an example, consider Buck 4 of MxL7704-XQB operating at 1MHz with L=0.47uH and COUT(effective) = 210uF. The inrush current corresponding to DVS can be calculated from:

$$I_{\text{INRUSH}} = C_{\text{OUT}} \times \frac{\Delta V_{\text{OUT}}}{\Delta t}$$

 $I_{INRUSH} = 210 \mu F x (10 V/ms) = 2.1 A$ 

The peak-to-peak inductor current ripple is 1.52A.

Therefore, peak inrush current is:

I<sub>INRUSH. PEAK</sub> = 2.1A + (0.5 x 1.52A) = 2.86A

Minimum current limit is 5.5A for Buck 4. Therefore, maximum permissible output current while using DVS is:

 $I_{OUT} = 5.5A - 2.86A = 2.64A$ 

Similar analysis should be carried out to ensure that the inrush current of a large C<sub>OUT</sub> does not result in a premature OCP.

### Analog to Digital Converter and Temperature Sensor

MxL7704 has a built in 8-bit Analog to Digital Converter (ADC) as well as a Temperature Sensor. The ADC has 3 analog inputs AN0, AN1 and TEMP. The AN0 and AN1 inputs are external analog signals that the user can apply for conversion. The TEMP input internally monitors the Temperature Sensor output. Temperature data can be read from register address 0x1B and is calculated according to the following:

 $DECIMAL = [(Tsensor - 25^{\circ}C) \times 1.06LSB/^{\circ}C] + 95$ 

Where:

Tsensor is the temperature of the internal sensor

1.06LSB/°C is the nominal resolution of the DAC

Therefore, at an ambient of 25°C the register should typically return a value of 95 (decimal), or 0x5F (hex) (when the four bucks are turned off to reduce internal heating).

Register addresses 0x1C and 0x1D contain the outputs corresponding to analog inputs AN0 and AN1 respectively. The ADC has a nominal Zero Error (offset) of typically +3 LSB. Therefore, an input voltage of 30mV is required to produce an output transition of 00 to 01. INL is calibrated at (1.75V+offset) and specified ±2LSB. For best ADC performance, the 5VSYS pin must be bypassed to AGND with a 10 $\mu$ F, 1 $\mu$ F and 0.1 $\mu$ F capacitor. The 0.1 $\mu$ F must be placed as close to the IC as possible. It is also recommended that a lowpass filter 0.1 $\mu$ F/100 $\Omega$  be used at AN0 and AN1 inputs.

## **Typical Applications**



Figure 24: MxL7704-AQB Typical Application

## **Typical Applications (Continued)**



Figure 25: MxL7704-XQB Typical Application

## **Register Information**

### Slave I<sup>2</sup>C Address

| Device  | 7-Bit Address |
|---------|---------------|
| MxL7704 | 0x2D          |

### **Register Map**

Runtime registers may be changed through I<sup>2</sup>C

#### Table 9: Register Map

| Address | Register                                                | R/W                | Bit 7            | Bit 6             | Bit 5                 | Bit 4       | Bit 3                    | Bit 2       | Bit 1       | Bit 0     |
|---------|---------------------------------------------------------|--------------------|------------------|-------------------|-----------------------|-------------|--------------------------|-------------|-------------|-----------|
| 0x00    | Revision ID                                             | R                  |                  |                   | Re                    | evision IE  | 0 (7:0)                  |             |             |           |
| 0x01    | ADC Enable                                              | R/W                |                  |                   |                       |             |                          |             |             | ADC<br>EN |
| 0x02    | Phase Interleaving                                      | R/W <sup>(1)</sup> | Buck 4           | [1:0]             | Buck 3                | [1:0]       | Buck                     | 2[1:0]      | Buck        | 1[1:0]    |
| 0x10    | Vout LDO                                                | R/W                |                  |                   |                       | VLDO[7      | :0]                      |             |             |           |
| 0x11    | Vout Buck 1                                             | R/W                |                  |                   |                       | VBuck1[     | 7:0]                     |             |             |           |
| 0x12    | Vout Buck 2                                             | R/W                |                  |                   |                       | VBuck2[     | 7:0]                     |             |             |           |
| 0x13    | Vout Buck 3                                             | R/W                |                  |                   |                       | VBuck3[     | 7:0]                     |             |             |           |
| 0x14    | Vout Buck 4                                             | R/W                |                  |                   |                       | VBuck4[     | 7:0]                     |             |             |           |
| 0x15    | Buck Sequence<br>Group Assignment                       | R/W                | Buck 4           | [1:0]             | Buck 3[1:0] Buck 2[1: |             | 2[1:0]                   | Buck        | 1[1:0]      |           |
| 0x16    | LDO Sequence<br>Group Assignment<br>and Channel Enables | R/W                | LDO[1            | :0]               |                       | EN4         | EN3                      | EN2         | EN1         | ENL       |
| 0x17    | SEQ EN Assign and<br>PG1 Routing                        | R/W                | EN Ass           | sign              |                       | Buck<br>4   | Buck<br>3                | Buck<br>2   | Buck<br>1   | LDO       |
| 0x18    | PG2 Routing                                             | R/W                |                  |                   |                       | Buck<br>4   | Buck<br>3                | Buck<br>2   | Buck<br>1   | LDO       |
| 0x19    | Fault Actions,<br>Down Sequencing,<br>Frequency         | R/W                | Chip/<br>Channel | Soft<br>Off<br>EN | 78Ω<br>discharge      |             | FREQ[3:0] <sup>(1)</sup> |             |             |           |
| 0x1A    | PGOOD and UV                                            | R                  | TWARN<br>105C    | UV<br>Flag        | UV<br>Current         | PG<br>Buck4 | PG<br>Buck3              | PG<br>Buck2 | PG<br>Buck1 | PG<br>LDO |
| 0x1B    | Temp                                                    | R                  | Temp[7:0]        |                   |                       |             |                          |             |             |           |
| 0x1C    | ADC0                                                    | R                  | ADC1[7:0]        |                   |                       |             |                          |             |             |           |
| 0x1D    | ADC1                                                    | R                  |                  |                   |                       | ADC2[7      | :0]                      |             |             |           |

NOTE:

1. Must not be written dynamically.

### **Default Values**

#### Table 10: Default Values

| Address | Register                                                | Default Value -AQB | Default Value -XQB |
|---------|---------------------------------------------------------|--------------------|--------------------|
| 0x00    | Revision ID                                             | 0>                 | (A0                |
| 0x01    | ADC Enable                                              | 0)                 | <01                |
| 0x02    | Phase Interleaving                                      | 0>                 | κE4                |
| 0x10    | Vout LDO                                                | 0xA5<br>3.3V       | 0xA5<br>3.3V       |
| 0x11    | Vout Buck 1                                             | 0xA5<br>3.3V       | 0xA5<br>3.3V       |
| 0x12    | Vout Buck 2                                             | 0x5A<br>1.8V       | 0x5A<br>1.8V       |
| 0x13    | Vout Buck 3                                             | 0xD8<br>1.35V      | 0xD8<br>1.35V      |
| 0x14    | Vout Buck 4                                             | 0xC0<br>1.20V      | 0x88<br>0.85V      |
| 0x15    | Buck Sequence<br>Group Assignment                       | 0xF9               | 0x3B               |
| 0x16    | LDO Sequence<br>Group Assignment<br>and Channel Enables | 0x1F               | 0xDF               |
| 0x17    | SEQ EN Assign and<br>PG1 Routing                        | 0x44               | 0x40               |
| 0x18    | PG2 Routing                                             | 0x1A               | 0x1E               |
| 0x19    | Fault Actions,<br>Down Sequencing,<br>Frequency         | 0xE9               | 0xE4               |
| 0x1A    | PGOOD and UV                                            | 0x7F               | 0x7F               |

### Register Descriptions

V<sub>OUT</sub> LDO (0x10) – Read/Write

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | <ul> <li>VLDO[7:0] Output voltage setting. 20mV resolution.</li> <li>The device will NAK if the output has not completed the prior voltage change and a second voltage change is requested on this channel. See "<u>I<sup>2</sup>C Operation</u>" section for details.</li> <li>Although this register will accept any value in its range of 0x00 to 0xFF, the output voltage accuracy is not guaranteed outside the range stated in the electrical table. Note that 0xBF corresponds to 3.6V, the maximum LDO voltage.</li> </ul> |

### V<sub>OUT</sub> Buck 1 (0x11) - Read/Write

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | VBuck1[7:0] Buck 1 Output voltage setting. 20mV resolution.<br>The device will NAK if the output has not completed the prior voltage change and a second voltage change is requested on this channel. See " <u>I<sup>2</sup>C Operation</u> " section for details.<br>Although this register will accept any value in its range of 0x00 to 0xFF, the output voltage accuracy is not guaranteed outside the range stated in the electrical table. Note that 0xBF corresponds to 3.6V, the maximum Buck 1 voltage. |

#### V<sub>OUT</sub> Buck 2 (0x12) - Read/Write

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | <ul> <li>VBuck2[7:0] Output voltage setting. 20mV resolution.</li> <li>The device will NAK if the output has not completed the prior voltage change and a second voltage change is requested on this channel. See "<u>I<sup>2</sup>C Operation</u>" section for details.</li> <li>Although this register will accept any value in its range of 0x00 to 0xFF, the output voltage accuracy is not guaranteed outside the range stated in the electrical table. Note that 0x60 corresponds to 1.92V, the maximum Buck 2 voltage.</li> <li>Minimum controllable output voltage is a function of the selected frequency and the minimum ontime (see Table 6).</li> </ul> |

#### V<sub>OUT</sub> Buck 3 (0x13) – Read/Write

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | <ul> <li>VBuck3[7:0] Output voltage setting. 6.25mV resolution.</li> <li>The device will NAK if the output has not completed the prior voltage change and a second voltage change is requested on this channel. See "<u>I<sup>2</sup>C Operation</u>" section for details.</li> <li>Although this register will accept any value in its range of 0x00 to 0xFF, the output voltage accuracy is not guaranteed outside the range stated in the electrical table. Note that 0xFF corresponds to 1.59375V, the maximum Buck 3 voltage.</li> <li>Minimum controllable output voltage is a function of the selected frequency and the minimum ontime (see Table 6).</li> </ul> |

### V<sub>OUT</sub> Buck 4 (0x14) - Read/Write

| Bit | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7:0 | <ul> <li>VBuck4[7:0] Output voltage setting. 6.25mV resolution.</li> <li>The device will NAK if the output has not completed the prior voltage change and a second voltage change is requested on this channel. See "I<sup>2</sup>C Operation" section for details.</li> <li>Although this register will accept any value in its range of 0x00 to 0xFF, the output voltage accuracy is not guaranteed outside the range stated in the electrical table. Note that 0xDF corresponds to 1.39375V, the maximum Buck 4 voltage.</li> <li>Minimum controllable output voltage is a function of the selected frequency and the minimum ontime (see Table 6).</li> </ul> |  |  |  |  |

#### Buck Sequence Group Assignment (0x15) - Read/Write

| Bit |        | Description                                                                                                                                          |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | Buck 4 |                                                                                                                                                      |
| 5:4 | Buck 3 | Sequencing. 2 bits assigns each buck regulator to a sequencing group. Sequencing                                                                     |
| 3:2 | Buck 2 | powers up each group 00, 01, 10 and 11 in order and in power down sequencing, the order is reversed. Skipping a value has no effect on the power up. |
| 1:0 | Buck 1 |                                                                                                                                                      |

### LDO Sequence Group Assignment and Channel Enables (0x16) – Read/Write

| Bit |        | Description                                                                                           |  |  |  |
|-----|--------|-------------------------------------------------------------------------------------------------------|--|--|--|
| 7:6 | LDO    | Sequencing. 2 bits assigns LDO to a sequencing group. Skipping a value has no effect on the power up. |  |  |  |
| 5   | Unused |                                                                                                       |  |  |  |
| 4   | EN4    |                                                                                                       |  |  |  |
| 3   | EN3    | Channel enable. If OTP value 0 and assigned a slot in the sequencing, sequencing                      |  |  |  |
| 2   | EN2    | will stop at this device. To complete power up sequencing, the host must change this                  |  |  |  |
| 1   | EN1    | bit to 1.                                                                                             |  |  |  |
| 0   | ENL    |                                                                                                       |  |  |  |

#### SEQ EN Assign and PG1 Routing (0x17) - Read/Write

| Bit | Description                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7:6 | SEQ EN Assign<br>Assigns the SEQ EN input to the sequence group. It is logically ANDed to the prior groups PGOOD.<br>For example, if assigned to group 00, then the chip would enable, but no outputs would power on<br>until SEQ EN is logic HIGH. This configuration might prove helpful when debugging system se-<br>quencing requirements. |  |  |  |  |
| 5   | unused                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 4   | PG1 Routing Buck 4<br>1: Will select the PG status of that output and AND it with others selected                                                                                                                                                                                                                                              |  |  |  |  |
| 3   | PG1 Routing Buck 3<br>1: Will select the PG status of that output and AND it with others selected                                                                                                                                                                                                                                              |  |  |  |  |
| 2   | PG1 Routing Buck 2<br>1: Will select the PG status of that output and AND it with others selected                                                                                                                                                                                                                                              |  |  |  |  |
| 1   | PG1 Routing Buck 1<br>1: Will select the PG status of that output and AND it with others selected                                                                                                                                                                                                                                              |  |  |  |  |
| 0   | PG1 Routing LDO<br>1: Will select the PG status of that output and AND it with others selected                                                                                                                                                                                                                                                 |  |  |  |  |

#### PG2 Routing (0x18) - Read/Write

| Bit | Description                                                                                       |
|-----|---------------------------------------------------------------------------------------------------|
| 7:5 | unused                                                                                            |
| 4   | PG2 Routing Buck 4<br>1: Will select the PG status of that output and AND it with others selected |
| 3   | PG2 Routing Buck 3<br>1: Will select the PG status of that output and AND it with others selected |
| 2   | PG2 Routing Buck 2<br>1: Will select the PG status of that output and AND it with others selected |
| 1   | PG2 Routing Buck 1<br>1: Will select the PG status of that output and AND it with others selected |
| 0   | PG2 Routing LDO<br>1: Will select the PG status of that output and AND it with others selected    |

#### Fault Actions, Down Sequencing, Frequency (0x19) - Read/Write

| Bit | Description                                                                                                                                                                                                                                             |  |  |  |  |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7   | Chip/Channel<br>0: Only the individual channel resets during a fault on that channel<br>1: Whole chip resets if any output faults                                                                                                                       |  |  |  |  |
| 6   | Soft Off<br>0: disabled – immediate tri-state when shut down<br>1: will slew output to Ref DAC = 0V and then tri-state                                                                                                                                  |  |  |  |  |
| 5   | $78\Omega$ discharge<br>0: disabled (this option may leave excessive charge on output capacitors and is NOT recommended)<br>1: connects $78\Omega$ to ground when channel is shut down. If Bit 6 = 1, $78\Omega$ will be<br>connected once Ref DAC = 0V |  |  |  |  |
| 4   | Reserved                                                                                                                                                                                                                                                |  |  |  |  |
| 3:0 | FREQ<br>Switching Frequency 1MHz - 2.1MHz, 90kHz resolution 4-bit                                                                                                                                                                                       |  |  |  |  |

| Bit | Description                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 7   | Will be set as the temperature warning flag if the device temperature goes over 105°C. When the device temperature drops below threshold, this bit will be cleared.                                                                                                                                                              |  |  |  |  |  |
| 6   | UV Flag<br>Indicates the input voltage once fell below 4.63V after having once risen above it. If this bit is 0<br>and bit 5 is 1, it means the input has never risen above the UV threshold. This is a sticky flag. It can<br>ONLY be cleared by writing 1 to this bit. The register will update any cleared value every 250µs. |  |  |  |  |  |
| 5   | Provides current status of 5VSYS pin.                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 4   | PG Buck 4<br>0: Output lower than 94% of target V <sub>OUT</sub> (nominal)                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 3   | PG Buck 3<br>0: Output lower than 94% of target V <sub>OUT</sub> (nominal)                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 2   | PG Buck 2<br>0: Output lower than 94% of target V <sub>OUT</sub> (nominal)                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 1   | PG Buck 1<br>0: Output lower than 94% of target V <sub>OUT</sub> (nominal)                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 0   | PG LDO<br>0: Output lower than 94% of target V <sub>OUT</sub> (nominal)                                                                                                                                                                                                                                                          |  |  |  |  |  |

### PGOOD and UV (0x1A) - Read/Write

Notice: Writing to this register ONLY affects UV Flag (bit 6) of this register in the meaning of clearing the flag.

# **Mechanical Dimensions**

#### 5mm x 5mm 32-Pin QFN



- DIMENSIONS AND TOLERANCE PER JEDEC MO-220.

Drawing No.: POD-00000104 Revision: B.1

#### Figure 26: Mechanical Dimensions

# Recommended Land Pattern and Stencil

#### 5mm x 5mm 32-Pin QFN



Drawing No.: POD-00000104 Revision: B.1



# **Ordering Information**

#### Table 11: Ordering Information(1)

| Ordering<br>Part Number | Operating<br>Temperature Range       | Lead-Free          | Package                         | Packaging<br>Method | OTP<br>Configuration |
|-------------------------|--------------------------------------|--------------------|---------------------------------|---------------------|----------------------|
| MxL7704-AQB-T           |                                      |                    |                                 | Tray                |                      |
| MxL7704-AQB-R           |                                      | Yes <sup>(2)</sup> | 5mm x 5mm x 0.9mm<br>32-pin QFN | Tape and Reel       | See Table 10         |
| MxL7704-XQB-T           | -40°C ≤ T <sub>J</sub> ≤ 125°C       |                    |                                 | Tray                |                      |
| MxL7704-XQB-R           |                                      |                    |                                 | Tape and Reel       |                      |
| MxL7704-A-EVB           | MxL7704-AQB Evaluation Board         |                    |                                 |                     |                      |
| MxL7704-X-EVB           | 4-X-EVB MxL7704-XQB Evaluation Board |                    |                                 |                     |                      |

NOTES:

1. Refer to www.exar.com/MxL7704 for most up-to-date Ordering Information

2. Visit <u>www.exar.com</u> for additional information on Environmental Rating.



MaxLinear, Inc. 5966 La Place Court, Suite 100 Carlsbad, CA 92008

760.692.0711 p 760.444.8598 f

www.maxlinear.com

High Performance Analog

1060 Rincon Circle San Jose, California 95131 USA 669.265.6100 p 669.265.6101 f www.exar.com

The content of this document is furnished for informational use only, is subject to change without notice, and should not be construed as a commitment by MaxLinear, Inc.. MaxLinear, Inc. assumes no responsibility or liability for any errors or inaccuracies that may appear in the informational content contained in this guide. Complying with all applicable copyright laws is the responsibility of the user. Without limiting the rights under copyright, no part of this document may be reproduced into, stored in, or introduced into a retrieval system, or transmitted in any form or by any means (electronic, mechanical, photocopying, recording, or otherwise), or for any purpose, without the express written permission of MaxLinear, Inc.

MaxLinear, Inc. may have patents, patent applications, trademarks, copyrights, or other intellectual property rights covering subject matter in this document. Except as expressly provided in any written license agreement from MaxLinear, Inc., the furnishing of this document does not give you any license to these patents, trademarks, copyrights, or other intellectual property.

#### Trademarks

Company and product names may be registered trademarks or trademarks of the respective owners with which they are associated.

#### Copyright

© 2018 MaxLinear, Inc. All rights reserved.