

# 22V, 3A Synchronous Step-Down COT Power Module

August 5, 2024

## **Description**

The XR79103 is part of a family of 22V synchronous step-down power modules combining the controller, drivers, inductor, passive components and MOSFETs in a single package for point-of-load supplies. This module requires very few external components, leading to ease of design and fast time to market. The XR79103 has a load current rating of 3A. A wide 4.5V to 22V input voltage range allows for single supply operation from industry standard 5V, 12V and 19.6V rails.

With a proprietary emulated current mode Constant On-Time (COT) control scheme, the XR79103 provides extremely fast line and load transient response using ceramic output capacitors. It requires no loop compensation, simplifying circuit implementation and reducing overall component count. The control loop also provides 0.2% load and 0.2% line regulation and maintains constant operating frequency. A selectable power saving mode allows the user to operate in Discontinuous Current Mode (DCM) at light current loads, significantly increasing the converter efficiency.

A host of protection features, including overcurrent, over temperature, short-circuit and UVLO, helps achieve safe operation under abnormal operating conditions.

The XR79103 is available in a RoHS-compliant, green / halogen-free space-saving 6mm x 6mm x 4mm QFN package.

# **Typical Application**



Figure 1. Typical Application

#### **FEATURES**

- 3A step-down power module
   □ 4.5V to 22V wide single input voltage
   □ ≥0.6V adjustable output voltage
- Controller, drivers, inductor, passive components and MOSFETs integrated in one package
- Proprietary constant on-time control
  - No loop compensation required
  - □ Stable with ceramic output capacitors
  - □ Programmable 100ns to 1µs on-time
  - Constant 600kHz to 1000kHz frequency
  - Selectable CCM or DCM/CCM operation
- Precision enable and power-good flag
- Programmable soft-start
- 6mm x 6mm x 4mm QFN package

#### **APPLICATIONS**

- FPGA, DSP and processor supplies
- Distributed power architecture
- Point-of-load converters
- Power supply modules
- Base stations
- Switches and routers
- Servers

Ordering Information - Back Page



Figure 2. Efficiency, 12V<sub>IN</sub>

217DSR01 1 Rev. 3A

### **Absolute Maximum Ratings**

These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. Exposure to any absolute maximum rating condition for extended periods may affect device reliability and lifetime.

| PV <sub>IN</sub> , V <sub>IN</sub> | -0.3V to 25V                   |
|------------------------------------|--------------------------------|
| V <sub>CC</sub>                    | -0.3V to 6.0V                  |
| BST                                | 0.3V to 31V <sup>(1)</sup>     |
| BST-SW                             | 0.3V to 6V                     |
| SW, ILIM                           | -1V to 30V <sup>(1)(2)</sup>   |
| All other pins                     | 0.3V to V <sub>CC</sub> + 0.3V |
| Storage temperature                | 65°C to 150°C                  |
| Junction temperature               | 150°C                          |
| Power dissipation                  | Internally limited             |
| Lead temperature (soldering, 10 se | conds)260°C MSL3               |
| ESD rating (HBM - human body mo    | odel) 2kV                      |
| ESD rating (CDM - charged device   | model)750V                     |
|                                    |                                |

### **Operating Conditions**

| PV <sub>IN</sub>                                | 3V to 22V                        |
|-------------------------------------------------|----------------------------------|
| V <sub>IN</sub>                                 | 4.5V to 22V                      |
| SW, ILIM                                        | 1V to 22V <sup>(1)(2)</sup>      |
| PGOOD, V <sub>CC</sub> , TON, SS, EN, FB        | 0.3V to 5.5V                     |
| Switching frequency                             | 600kHz to 1000kHz <sup>(3)</sup> |
| Junction temperature range (T <sub>J</sub> )    | 40°C to 125°C                    |
| Package power dissipation max at 2              | 25°C3.4W                         |
| Package thermal resistance $\theta_{\text{JA}}$ | 29°C/W                           |
| NOTES:                                          |                                  |

- 1. No external voltage applied.
- 2. The SW pin's minimum DC range is -1V, transient is -5V for less than 50ns.
- 3. Recommended frequency for optimum performance.

### **Electrical Characteristics**

 $T_J = 25^{\circ}C$ ,  $V_{IN} = 12V$ , BST =  $V_{CC}$ , SW = AGND = PGND = 0V,  $C_{VCC} = 4.7\mu F$ , unless otherwise specified. Limits applying over the full operating temperature range are denoted by a •.

| Symbol                | Parameter                               | Conditions                                                                 | • | Min  | Тур  | Max  | Units |
|-----------------------|-----------------------------------------|----------------------------------------------------------------------------|---|------|------|------|-------|
| Power Sup             | Power Supply Characteristics            |                                                                            |   |      |      |      |       |
|                       | Input voltage range                     | V <sub>CC</sub> regulating or in dropout                                   | • | 4.5  |      | 22   | V     |
| V <sub>IN</sub>       |                                         | V <sub>CC</sub> tied to V <sub>IN</sub>                                    | • | 4.5  |      | 5.5  | V     |
|                       | V supply suggest                        | Not switching, V <sub>FB</sub> = 0.7V                                      | • |      | 0.7  | 2    | mA    |
| I <sub>VIN</sub>      | V <sub>IN</sub> supply current          | f = 500kHz, R <sub>ON</sub> = 61.9kΩ, V <sub>FB</sub> = 0.58V              |   |      | 9    |      | mA    |
| I <sub>VCC</sub>      | V <sub>CC</sub> quiescent current       | Not switching, $V_{CC}$ tied to $V_{IN}$ , $V_{IN} = 5V$ , $V_{FB} = 0.7V$ | • |      | 0.7  | 2    | mA    |
| I <sub>OFF</sub>      | Shutdown current                        | Enable = 0V, PV <sub>IN</sub> tied to V <sub>IN</sub>                      |   |      | 1    |      | μΑ    |
| Enable and            | Enable and Undervoltage Lock-Out (UVLO) |                                                                            |   |      |      |      |       |
| V <sub>IH_EN_1</sub>  | EN pin rising threshold                 |                                                                            | • | 1.8  | 1.9  | 2.0  | V     |
| V <sub>EN_HYS_1</sub> | EN pin hysteresis                       |                                                                            |   |      | 60   |      | mV    |
| V <sub>IH_EN_2</sub>  | EN pin rising threshold for DCM / CCM   |                                                                            | • | 2.8  | 3.0  | 3.1  | V     |
| V <sub>EN_HYS_2</sub> | EN pin hysteresis                       |                                                                            |   |      | 110  |      | mV    |
|                       | V <sub>CC</sub> UVLO start threshold    | Rising edge                                                                | • | 4.00 | 4.25 | 4.40 | V     |
|                       | V <sub>CC</sub> UVLO hysteresis         |                                                                            | • | 150  | 200  |      | mV    |



## **Electrical Characteristics (Continued)**

 $T_J = 25^{\circ}C$ ,  $V_{IN} = 12V$ , BST =  $V_{CC}$ , SW = AGND = PGND = 0V,  $C_{VCC} = 4.7 \mu F$ , unless otherwise specified. Limits applying over the full operating temperature range are denoted by a  $\bullet$ .

| 3 V<br>4 V<br>6 V    |  |  |  |  |  |
|----------------------|--|--|--|--|--|
| 4 V<br>6 V           |  |  |  |  |  |
| 6 V                  |  |  |  |  |  |
|                      |  |  |  |  |  |
| 6 1/                 |  |  |  |  |  |
| 6 V                  |  |  |  |  |  |
| %                    |  |  |  |  |  |
| %                    |  |  |  |  |  |
|                      |  |  |  |  |  |
| ns                   |  |  |  |  |  |
| ns                   |  |  |  |  |  |
| ) kHz                |  |  |  |  |  |
| ) ns                 |  |  |  |  |  |
| ) ns                 |  |  |  |  |  |
| Diode Emulation Mode |  |  |  |  |  |
| mV                   |  |  |  |  |  |
|                      |  |  |  |  |  |
| μA                   |  |  |  |  |  |
| mA                   |  |  |  |  |  |
|                      |  |  |  |  |  |
| V                    |  |  |  |  |  |
| V                    |  |  |  |  |  |
|                      |  |  |  |  |  |
| %                    |  |  |  |  |  |
| %                    |  |  |  |  |  |
| mA                   |  |  |  |  |  |
| 60 60 55             |  |  |  |  |  |



## **Electrical Characteristics (Continued)**

 $T_J = 25^{\circ}C$ ,  $V_{IN} = 12V$ , BST =  $V_{CC}$ , SW = AGND = PGND = 0V,  $C_{VCC} = 4.7 \mu F$ , unless otherwise specified. Limits applying over the full operating temperature range are denoted by a  $\bullet$ .

| Symbol            | Parameter                                        | Conditions                                                                        | • | Min | Тур | Max | Units          |
|-------------------|--------------------------------------------------|-----------------------------------------------------------------------------------|---|-----|-----|-----|----------------|
| Protectio         | n: OCP, OTP, Short-Circuit                       |                                                                                   |   |     |     |     |                |
|                   | Hiccup timeout                                   |                                                                                   |   |     | 110 |     | ms             |
|                   | I <sub>LIM</sub> / R <sub>DS</sub>               |                                                                                   |   | 7.3 | 7.8 | 8.2 | μ <b>A</b> /mΩ |
|                   | I <sub>LIM</sub> current temperature coefficient |                                                                                   |   |     | 0.4 |     | %/°C           |
|                   | I <sub>LIM</sub> comparator offset               |                                                                                   | • | -8  | -2  | 4   | mV             |
|                   | Current limit blanking                           | GL rising > 1V                                                                    |   |     | 100 |     | ns             |
|                   | Thermal shutdown threshold                       | Rising temperature                                                                |   |     | 150 |     | °C             |
|                   | Thermal hysteresis                               |                                                                                   |   |     | 15  |     | °C             |
|                   | Feedback pin short-circuit threshold             | Percent of V <sub>REF</sub> , short circuit is active.<br>After PGOOD is asserted | • | 50  | 60  | 70  | %              |
| Output P          | ower Stage                                       |                                                                                   |   |     |     |     |                |
| -                 | High-side MOSFET                                 |                                                                                   |   |     | 21  | 28  | mΩ             |
| R <sub>DSON</sub> | Low-side MOSFET                                  | $I_{DS} = 2A$                                                                     |   |     | 6.7 | 10  | mΩ             |
| I <sub>OUT</sub>  | Maximum output current                           |                                                                                   | • | 3   |     |     | А              |
| L                 | Output inductance                                |                                                                                   |   | 0.8 | 1   | 1.2 | μH             |
| C <sub>IN</sub>   | Input capacitance                                |                                                                                   |   |     | 1   |     | μF             |
| C <sub>BST</sub>  | Bootstrap capacitance                            |                                                                                   |   |     | 0.1 |     | μF             |



# **Pin Configuration**



### **Pin Functions**

| Pin Number               | Pin Name | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------|----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                        | SS       | А     | Soft-start pin. Connect an external capacitor between SS and AGND to program the soft-start rate based on the 10µA internal source current.                                                                                                                                                                                                                                                     |
| 2                        | PGOOD    | OD, O | Power-good output. This open-drain output is pulled low when V <sub>OUT</sub> is outside of the regulation.                                                                                                                                                                                                                                                                                     |
| 3                        | FB       | А     | Feedback input to feedback comparator. Connect with a set of resistors to VOUT and AGND in order to program V <sub>OUT</sub> .                                                                                                                                                                                                                                                                  |
| 4, 40,<br>AGND Pad       | AGND     | А     | Analog ground. Control circuitry of the IC is referenced to this pin. Connect to PGND.                                                                                                                                                                                                                                                                                                          |
| 5                        | VIN      | PWR   | IC supply input. Provides power to internal LDO. Connect to PVIN pins.                                                                                                                                                                                                                                                                                                                          |
| 6                        | VCC      | PWR   | The output of LDO. Bypass with a 4.7μF capacitor to AGND.                                                                                                                                                                                                                                                                                                                                       |
| 7                        | PGND     | PWR   | Controller low-side driver ground. Connect with a short trace to closest PGND pins or PGND pad.                                                                                                                                                                                                                                                                                                 |
| 9-14, 29, 30             | PGND     | PWR   | Ground of the power stage. Should be connected to the system's power ground plane.                                                                                                                                                                                                                                                                                                              |
| 8, 15, 25-28,<br>SW Pads | SW       | PWR   | Switching node. It internally connects the source of the high-side FET, the drain of the low-side FET, the inductor and bootstrap capacitor. Pins 8 and 15 maybe left floating. Use thermal vias and / or sufficient PCB land area in order to heatsink the low-side FET and the inductor. Note: If the spike voltage approaches the limit in Absolute Maximum Ratings, then use an RC snubber. |
| 16-24,<br>VOUT Pad       | VOUT     | PWR   | Output of the power stage. Place the output filter capacitors as close as possible to these pins.                                                                                                                                                                                                                                                                                               |
| 31-37,<br>PVIN Pad       | PVIN     | PWR   | Power stage input voltage. Place the input filter capacitors as close as possible to these pins.                                                                                                                                                                                                                                                                                                |
| 38, BST Pad              | BST      | А     | Controller high-side driver supply pin. It is internally connected to SW via a 0.1µF bootstrap capacitor. Leave this pin floating.                                                                                                                                                                                                                                                              |
| 39                       | ILIM     | Α     | Overcurrent protection programming. Connect with a short trace to the SW pins.                                                                                                                                                                                                                                                                                                                  |
| 41                       | EN/MODE  | I     | Precision enable pin. Pulling this pin above 1.9V will turn the IC on and it will operate in forced CCM. If the voltage is raised above 3.0V, then the IC will operate in DCM or CCM depending on load.                                                                                                                                                                                         |
| 42                       | TON      | Α     | Constant on-time programming pin. Connect with a resistor to AGND.                                                                                                                                                                                                                                                                                                                              |

5

#### NOTE:

A = Analog, I = Input, O = Output, OD = Open Drain, PWR = Power.



### **Typical Performance Characteristics**

 $T_A = 25^{\circ}\text{C}$ ,  $V_{IN} = 12\text{V}$ ,  $V_{OUT} = 1.2\text{V}$ ,  $I_{OUT} = 3\text{A}$ , f = 600kHz, unless otherwise specified. The schematic is shown in Figure 27 and Figure 28.



Figure 3. Load Regulation



Figure 4. Line Regulation



Figure 5. toN vs. Ron



Figure 6.  $t_{ON}$  vs.  $V_{IN}$ ,  $R_{ON} = 6.98 k\Omega$ 



Figure 7. Switching Frequency vs. IOUT



Figure 8. Switching Frequency vs. V<sub>IN</sub>



## **Typical Performance Characteristics (Continued)**

 $T_A = 25$ °C,  $V_{IN} = 12V$ ,  $V_{OUT} = 1.2V$ ,  $I_{OUT} = 3A$ , f = 600kHz, unless otherwise specified. The schematic is shown in Figure 27 and Figure 28.



Figure 9. I<sub>OCP</sub> vs. R<sub>LIM</sub>



Figure 10. V<sub>REF</sub> vs. Temperature



Figure 11.  $t_{ON}$  vs. Temperature,  $R_{ON} = 6.98 k\Omega$ 



Figure 12. Inductance vs. Current



Figure 13. Inductor Current Ripple vs. V<sub>OUT</sub>



## **Typical Performance Characteristics (Continued)**

 $T_A = 25$ °C,  $V_{IN} = 12V$ ,  $V_{OUT} = 1.2V$ ,  $I_{OUT} = 3A$ , f = 600kHz, unless otherwise specified. The schematic is shown in Figure 27 and Figure 28.



Figure 14. Steady State CCM, I<sub>OUT</sub> = 3A



Figure 16. Power Up, 3A



Figure 18. Load Step, CCM, 0A-1.5A-0A



Figure 15. Steady State DCM,  $I_{OUT} = 0A$ 



Figure 17. Power Up, 0A



Figure 19. Load Step, DCM/CCM, 0.05A-1.5A-0.05A



## **Typical Performance Characteristics (Continued)**

### Efficiency and Package Thermal Derating

Unless otherwise noted: T<sub>AMBIENT</sub> = 25°C, no airflow, f = 600kHz. The schematic shown in Figure 27 and Figure 28.

125



Figure 20. Efficiency,  $V_{IN} = 5V$ 



Figure 21. Maximum  $T_{AMBIENT}$  vs.  $I_{OUT}$ ,  $V_{IN} = 5V$ 



Figure 22. Efficiency, V<sub>IN</sub> = 12V



Figure 23. Maximum  $T_{AMBIENT}$  vs.  $I_{OUT}$ ,  $V_{IN} = 12V$ 



Rev. 3A

## **Functional Block Diagram**



Figure 24. Functional Block Diagram



### **Application Information**

#### **Functional Description**

The XR79103 is a synchronous step-down, proprietary emulated current-mode Constant On-Time (COT) module. The on-time, which is programmed via  $R_{ON}$ , is inversely proportional to  $V_{IN}$  and maintains a nearly constant frequency. The emulated current-mode control is stable with ceramic output capacitors.

Each switching cycle begins with the GH signal turning on the high-side (switching) FET for a pre-programmed time. At the end of the on-time, the high-side FET is turned off and the low-side (synchronous) FET is turned on for a preset minimum time (250ns nominal). This parameter is termed minimum off-time. After the minimum off-time, the voltage at the feedback pin FB is compared to an internal voltage ramp at the feedback comparator. When  $V_{FB}$  drops below the ramp voltage, the high-side FET is turned on and the cycle repeats. This voltage ramp constitutes an emulated current ramp and makes possible the use of ceramic capacitors, in addition to other capacitor types, for output filtering.

### Enable / Mode Input (EN/MODE)

The EN/MODE pin accepts a tri-level signal that is used to control turn on and turn off. It also selects between two modes of operation: forced CCM and DCM / CCM. If EN/MODE is pulled below 1.8V, the module shuts down. A voltage between 2.0V and 2.8V selects the forced CCM mode which will run the module in continuous conduction at all times. A voltage higher than 3.1V selects the DCM / CCM mode which will run the module in discontinuous conduction at light loads.

#### Selecting the Forced CCM Mode

In order to set the module to operate in forced CCM, a voltage between 2.0V and 2.8V must be applied to EN/MODE. This can be achieved with an external control signal that meets the above voltage requirement. Where an external control is not available, the EN/MODE voltage can be derived from  $V_{IN}.$  If  $V_{IN}$  is well regulated, use a resistor divider and set the voltage to 2.5V. If  $V_{IN}$  varies over a wide range, the circuit shown in Figure 25 can be used to generate the required voltage. Note that at a  $V_{IN}$  of 4.5V and 22V, the nominal Zener voltage is 3.8V and 4.7V respectively. Therefore for  $V_{IN}$  in the range of 4.5V to 22V, the circuit shown in Figure 25 will generate  $V_{EN}$  required for forced CCM.

### Selecting the DCM / CCM Mode

In order to set the module operation to DCM / CCM, a voltage between 3.1V and 5.5V must be applied to EN/MODE pin. If an external control signal is available, it can be directly connected to EN/MODE. In applications where an external control is not available, the EN/MODE input can be derived from  $V_{IN}.$  If  $V_{IN}$  is well regulated, use a resistor divider and set the voltage to 4V. If  $V_{IN}$  varies over a wide range, the circuit shown in Figure 26 can be used to generate the required voltage for DCM / CCM operation.



Forced CCM, wide V<sub>IN</sub> range

Figure 25. Selecting Forced CCM by Deriving EN/MODE from V<sub>IN</sub>



DCM/CCM, wide  $\mbox{\ensuremath{V_{\mbox{\footnotesize IN}}}}$  range

Figure 26. Selecting DCM / CCM by Deriving EN/MODE from V<sub>IN</sub>



#### Programming the On-Time

The on-time  $t_{ON}$  is programmed via resistor  $R_{ON}$  according to following equation:

$$R_{ON} = \frac{V_{IN} \times [t_{ON} - (2.5 \times 10^{-8})]}{2.78 \times 10^{-10}}$$

A graph of  $t_{ON}$  vs.  $R_{ON}$ , using the above equation, is compared to typical test data in Figure 5. The graph shows that calculated data matches typical test data within 3%.

The t<sub>ON</sub> corresponding to a particular set of operating conditions can be calculated based on empirical data from:

$$t_{ON} = \frac{v_{OUT}}{v_{IN} \times 1.06 \times f \times Eff.}$$

Where:

- f is the desired switching frequency at nominal I<sub>OUT</sub>.
- Eff. is the converter efficiency corresponding to nominal I<sub>OUT</sub>.

Substituting for t<sub>ON</sub> in the first equation we get:

$$R_{ON} = \frac{\left(\frac{V_{OUT}}{1.06 \times f \times Eff.}\right) - [(2.5 \times 10^{-8}) \times V_{IN}]}{(2.78 \times 10^{-10})}$$

Now  $R_{ON}$  can be calculated in terms of operating conditions  $V_{IN}$ ,  $V_{OUT}$ , f and Eff. using the above equation. At  $V_{IN}$  = 12V, f = 600kHz,  $I_{OUT}$  = 3A and using the efficiency numbers from Figure 22 we get the following  $R_{ON}$ :

| V <sub>OUT</sub> (V) | Eff. (%) | f (kHz) | R <sub>ON</sub> (kΩ) |
|----------------------|----------|---------|----------------------|
| 3.3                  | 91       | 800     | 14.39                |
| 2.5                  | 89       | 800     | 10.90                |
| 1.8                  | 87       | 600     | 10.66                |
| 1.5                  | 85       | 600     | 8.89                 |
| 1.2                  | 83       | 600     | 7.10                 |
| 1.0                  | 80       | 600     | 6.01                 |

### Overcurrent Protection (OCP)

If the load current exceeds the programmed overcurrent threshold  $I_{\rm OCP}$  for four consecutive switching cycles, the module enters the hiccup mode of operation. In hiccup mode, the MOSFET gates are turned off for 110ms (hiccup timeout). Following the hiccup timeout, a soft-start is attempted. If OCP persists, the hiccup timeout will repeat. The module will remain in hiccup mode until load current is reduced below the programmed  $I_{\rm OCP}.$  In order to program overcurrent protection, use the following equation:

Worst-Case R<sub>LIM</sub> = 
$$\frac{\left[ \frac{I_{OCP} + (0.5 \times \Delta I_{L})}{\left( \frac{I_{LIM}}{R_{DS}} \right)} \right] + 0.08k\Omega$$

Where:

- R<sub>LIM</sub> is resistor value in kΩ for programming I<sub>OCP</sub>
- I<sub>OCP</sub> is the overcurrent value to be programmed
- The peak-to-peak inductor current ripple ΔI<sub>L</sub> = 2A
- $I_{LIM}$  /  $R_{DS}$  = 7.3µA/m $\Omega$  is the minimum value of the parameter specified in the tabulated data
- 0.08kΩ accounts for OCP comparator offset

The above equation is for worst-case analysis and safeguards against premature OCP. The typical value of  $I_{OCP}$ , for a given  $R_{LIM}$ , will be higher than predicted by the above equation. A graph of calculated  $I_{OCP}$  vs.  $R_{LIM}$  is compared to typical  $I_{OCP}$  shown in Figure 9.

Care must be taken when choosing low R<sub>LIM</sub> values. An R<sub>LIM</sub> must be chosen to ensure that the peak inductor currents are kept below 3A during start-up. For this reason, an R<sub>LIM</sub> of  $500\Omega$  is the minimum recommended value for use with the XR79103.

#### Short-Circuit Protection (SCP)

If the output voltage drops below 60% of its programmed value, the module will enter hiccup mode. Hiccup will persist until the short-circuit is removed. The SCP circuit becomes active after PGOOD asserts high.

### Over Temperature Protection (OTP)

12

OTP triggers at a nominal controller temperature of 150°C. The gates of the switching FET and synchronous FET are turned off. When controller temperature cools down to 135°C, soft-start is initiated and operation resumes.



Rev. 3A

### Programming the Output Voltage

Use an external voltage divider as shown in Figure 27 and Figure 28 to program the output voltage  $V_{OUT}$ .

$$R_{FB1} = R_{FB2} \times \left( \frac{V_{OUT}}{0.6V} - 1 \right)$$

Where  $R_{FB2}$  has a nominal value of  $2k\Omega.$ 

### Programming the Soft-Start

Place a capacitor  $C_{SS}$  between the SS and AGND pins to program the soft-start. In order to program a soft-start time of  $t_{SS}$ , calculate the required capacitance  $C_{SS}$  from the following equation:

$$C_{SS} = t_{SS} \times \frac{10\mu A}{0.6V}$$

#### Feed-Forward Capacitor (C<sub>FF</sub>)

The feed-forward capacitor  $C_{FF}$  is used to set the necessary phase margin when using ceramic output capacitors. Calculate  $C_{FF}$  from the following equation:

$$C_{FF} = \frac{1}{2 \times \pi \times R_{FB1} \times 5 \times f_{LC}}$$

Where  $f_{LC}$ , the output filter double-pole frequency is calculated from:

$$f_{LC} = \frac{1}{2 \times \pi \times \sqrt{L \times C_{OUT}}}$$

You must use the manufacturer's DC derating curves to determine the effective capacitance corresponding to  $V_{OUT}$ . A load step test and / or a loop frequency response test should be performed, and if necessary  $C_{FF}$  can be adjusted in order to get a critically damped transient load response.

In certain conditions, an alternate compensation scheme may need to be employed using ripple injection from the inductor. Those components; RR, CR, and CAC are shown in Figure 27 and Figure 28. An application note is being developed to provide more information about this compensation scheme.

### Feed-Forward Resistor (RFF)

 $R_{FF}$ , in conjunction with  $C_{FF}$ , functions similar to a high frequency pole and adds gain margin to the frequency response. Calculate  $R_{FF}$  from:

$$RFF = \frac{1}{2 \times \pi \times f \times CFF}$$

Where f is the switching frequency.

If  $R_{FF} > 0.02 \ x \ R_{FB1}$ , then calculate  $R_{FF}$  value from  $R_{FF} = 0.02 \ x \ R_{FB1}$ .

#### Maximum Allowable Voltage Ripple at FB Pin

Note that the steady-state voltage ripple at feedback pin FB ( $V_{FB,RIPPLE}$ ) must not exceed 50mV in order for the module to function correctly. If  $V_{FB,RIPPLE}$  is larger than 50mV, then  $C_{OUT}$  should be increased as necessary in order to keep the  $V_{FB,RIPPLE}$  below 50mV.



13 Rev. 3A



Figure 27. Typical Application Circuit





Figure 28. Typical Application Circuit using Alternate Landing Pattern



## Mechanical Dimensions, Terminal and Pad Edge Details





# **Recommended Land Pattern and Stencil**



RECOMMENDED LAND PATTERN



RECOMMENDED STENCIL

17

Drawing No.: POD-00000103

Revision: D



## **Alternative Land Pattern and Stencil**

This alternative land pattern and stencil is provided to inform the user who already uses it that no changes to the board are required when moving from the reduced lead count GQFN package to the latest full lead count QFN package.



ALTERNATIVE LAND PATTERN



Drawing No.: POD-00000103

Revision: D



# **Ordering Information**

| Part Number | Operating Temperature Range Package |                                | Packaging<br>Method | Lead-Free |
|-------------|-------------------------------------|--------------------------------|---------------------|-----------|
| XR79103EL-F | -40°C ≤ T <sub>J</sub> ≤ 125°C      | 6mm x 6mm x 4mm<br>QFN package | Tray                | Yes       |
| XR79103EVB  | XR79103 evaluation board            |                                |                     |           |

#### NOTES:

- For more information about part numbers, as well as the most up-to-date ordering information and additional information on environmental rating, go to <a href="https://www.maxlinear.com/XR79103">www.maxlinear.com/XR79103</a>.
- For more information about the evaluation board, refer to the XR79103 Evaluation Board Manual.

# **Revision History**

| Revision | Date           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1B       | 03/07/2016     | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1C       | 06/14/2018     | Update to MaxLinear logo. Update format, update Ordering Information format. Added Revision History.                                                                                                                                                                                                                                                                                                                                                                               |
| 1D       | 11/04/2019     | Correct block diagram by changing the input gate that connects to the Hiccup Mode block from an AND gate to an OR gate and spacing the inverting latch output from the Short-Circuit Detection op amp output connection.                                                                                                                                                                                                                                                           |
| 2A       | 12/09/2019     | Update POD's Mechanical Dimensions and Recommended Land Pattern and Stencil. Update Pin Configuration, Pin Functions and Typical Application Circuit. Correct ESD rating for CDM model. Changed absolute max and pin description for SW pin.                                                                                                                                                                                                                                       |
| 2B       | 02/07/2020     | Correct missing lines on Terminal and Pad Edge Details drawing.                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2C       | 03/12/2020     | Clarify lead count versus pin numbering in Mechanical Dimensions.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 2D       | 08/17/2021     | Updated POD's Mechanical Dimensions, Terminal and Pad Edge Details, and Recommended Land Pattern and Stencil figures. Added Alternative Land Pattern and Stencil figure.  Changed three instances of GQFN to QFN. Changed switching frequency range from 600kHz to 800kHz to 600kHz to 1000kHz. Updated Pin Configuration figure and Pin Functions table. Updated Typical Application Circuit figure and added Typical Application Circuit using Alternate Landing Pattern figure. |
| ЗА       | August 5, 2024 | Updated:  In "Electrical Characteristics" table, min and typ values of "I <sub>LIM</sub> / R <sub>DS</sub> " and typ and max values of "I <sub>LIM</sub> comparator offset".  "I <sub>OCP</sub> vs. R <sub>LIM</sub> " figure.  In "Application Information" section, content of "Overcurrent Protection (OCP)" subsection.  Note under "Ordering Information" table.                                                                                                              |





MaxLinear, Inc. 5966 La Place Court, Suite 100 Carlsbad, CA 92008 Tel.:+1 (760) 692-0711 Fax: +1 (760) 444-8598 www.maxlinear.com

The content of this document is furnished for informational use only, is subject to change without notice, and should not be construed as a commitment by MaxLinear, Inc. MaxLinear, Inc. assumes no responsibility or liability for any errors or inaccuracies that may appear in the informational content contained in this document. Complying with all applicable copyright laws is the responsibility of the user. Without limiting the rights under copyright, no part of this document may be reproduced into, stored in, or introduced into a retrieval system, or transmitted in any form or by any means (electronic, mechanical, photocopying, recording, or otherwise), or for any purpose, without the express written permission of MaxLinear, Inc.

EXCEPT AS OTHERWISE PROVIDED EXPRESSLY IN WRITING BY MAXLINEAR, AND TO THE MAXIMUM EXTENT PERMITTED BY LAW: (A) THE MAXLINEAR PRODUCTS ARE PROVIDED ON AN "AS IS" BASIS WITHOUT REPRESENTATIONS OR WARRANTIES OF ANY KIND, INCLUDING WITHOUT LIMITATION ANY IMPLIED OR STATUTORY WARRANTIES AND ANY WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, NON-INFRINGEMENT, OR TITLE; AND (B) MAXLINEAR DOES NOT GUARANTEE THAT THE PRODUCTS WILL BE FREE OF ERRORS OR DEFECTS. MAXLINEAR PRODUCTS SHOULD NOT BE USED IN ANY EMERGENCY, SECURITY, MILITARY, LIFE-SAVING, OR OTHER CRITICAL USE CASE WHERE A FAILURE OR MALFUNCTION COULD CAUSE PERSONAL INJURY OR DEATH, OR DAMAGE TO OR LOSS OF PROPERTY. USERS ASSUME ALL RISK FOR USING THE MAXLINEAR PRODUCTS IN SUCH USE CASE. CUSTOMERS AND USERS ARE SOLELY RESPONSIBLE FOR USING THEIR OWN SKILL AND JUDGMENT TO DETERMINE WHETHER MAXLINEAR PRODUCTS ARE SUITABLE FOR THE INTENDED USE CASE.

MaxLinear, Inc. may have patents, patent applications, trademarks, copyrights, or other intellectual property rights covering subject matter in this document. Except as expressly provided in any written license agreement from MaxLinear, Inc., the furnishing of this document does not give you any license to these patents, trademarks, copyrights, or other intellectual property.

MaxLinear, the MaxLinear logo, and any other MaxLinear trademarks (including but not limited to MxL, Full-Spectrum Capture, FSC, AirPHY, Puma, AnyWAN, VectorBoost, MXL WARE, and Panther) are all property of MaxLinear, Inc. or one of MaxLinear's subsidiaries in the U.S.A. and other countries. All rights reserved.

All third-party marks and logos are trademarks<sup>TM</sup> or registered® trademarks of their respective holders/owners. Use of such marks does not imply any affiliation with, sponsorship or endorsement by the owners/holders of such trademarks. All references by MaxLinear to third party trademarks are intended to constitute nominative fair use under applicable trademark laws.

The URLs provided are for informational purposes only; they do not constitute an endorsement or an approval by MaxLinear of any of the products or services of the corporation or organization or individual. MaxLinear bears no responsibility for the accuracy, legality or content of the external site or for that of subsequent links. Contact the external site for answers to questions regarding its content.

© 2024 MaxLinear, Inc. All rights reserved.