

# XR79206

40V, 6A Synchronous Step-Down COT Power Module

## Description

The <u>XR79206</u> is part of a family of 40V synchronous step-down power modules combining the controller, drivers, inductor, passive components and MOSFETs in a single package for point-of-load supplies. This module requires very few external components, leading to ease of design and fast time to market. The XR79206 has a load current rating of 6A. A wide 5V to 40V input voltage range allows for single supply operation from industry standard 24V ±10%, 18V to 36V and rectified 18VAC and 24VAC rails.

With a proprietary emulated current mode Constant On-Time (COT) control scheme, the XR79206 provides extremely fast line and load transient response using ceramic output capacitors. It requires no loop compensation, simplifying circuit implementation and reducing overall component count. The control loop also provides 0.2% load and 0.1% line regulation and maintains constant operating frequency. A selectable power saving mode, allows the user to operate in Discontinuous Current Mode (DCM) at light current loads significantly increasing the converter efficiency.

A host of protection features, including overcurrent, over temperature, short-circuit and UVLO, help achieve safe operation under abnormal operating conditions.

The XR79206 is available in a RoHS-compliant, green / halogen-free space-saving 10mm x 10mm x 4mm QFN package.

### FEATURES

- 6A step-down power module
  □ 5V to 40V wide single input voltage
  □ ≥0.6V adjustable output voltage
- Controller, drivers, inductor, passive components and MOSFETs integrated in one package
- Proprietary constant on-time control
  No loop compensation required
- Stable with ceramic output capacitors
- □ Programmable 100ns to 1µs on-time
- Constant 400kHz to 800kHz frequency
- Selectable CCM or DCM / CCM operation
- Precision enable and power-good flag
- Programmable soft-start
- 10mm x 10mm x 4mm QFN package

### **APPLICATIONS**

- Drones and remote vehicles
- Automotive displays
- FPGA / DSP / processor supplies
- Industrial control and automation
- Telecommunications and infrastructure equipment
- Distributed power architecture

Ordering Information - Back Page





Figure 1. Typical Application



Figure 2. Efficiency, 24VIN

## **Absolute Maximum Ratings**

These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in the operation sections of the specifications below is not implied. Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. Exposure to any absolute maximum rating condition for extended periods may affect device reliability and lifetime.

| PV <sub>IN</sub> , V <sub>IN</sub>       | -0.3V to 43V                |
|------------------------------------------|-----------------------------|
| V <sub>CC</sub>                          | -0.3V to 6.0V               |
| BST                                      | 0.3V to 48V <sup>(1)</sup>  |
| BST-SW                                   | 0.3V to 6V                  |
| SW, ILIM                                 | 1V to 43V <sup>(1)(2)</sup> |
| All other pins0.                         | .3V to $V_{CC}$ + 0.3V      |
| Storage temperature                      | 65°C to 150°C               |
| Junction temperature                     | 150°C                       |
| Power dissipation                        | . Internally limited        |
| Lead temperature (soldering, 10 seconds) | ) 300°C                     |
| ESD rating (HBM – human body model)      | 2kV                         |
| ESD rating (CDM - charged device mode    | l) 2kV                      |

## **Operating Conditions**

| PV <sub>IN</sub> , V <sub>IN</sub>              | 5V to 40V                      |
|-------------------------------------------------|--------------------------------|
| SW, ILIM                                        | -1V to 40V <sup>(1)(2)</sup>   |
| PGOOD, V <sub>CC</sub> , TON, SS, EN, FB        | 0.3V to 5.5V                   |
| Switching frequency                             | . 400kHz-800kHz <sup>(3)</sup> |
| Junction temperature range (T <sub>J</sub> )    | 40°C to 125°C                  |
| Package power dissipation max at 25°C           | 5.5W                           |
| Package thermal resistance $\theta_{\text{JA}}$ |                                |
| NOTES:                                          |                                |

1. No external voltage applied.

2. The SW pin's DC range is -1V, transient is -5V for less than 50ns.

3. Recommended frequency for optimum performance.

## **Electrical Characteristics**

 $T_J = 25^{\circ}C$ ,  $V_{IN} = 24V$ , BST =  $V_{CC}$ , SW = AGND = PGND = 0V,  $C_{VCC} = 4.7\mu$ F, unless otherwise specified. Limits applying over the full operating temperature range are denoted by a •.

| Symbol                | Parameter                             | Conditions                                              | • | Min  | Тур  | Max  | Units |
|-----------------------|---------------------------------------|---------------------------------------------------------|---|------|------|------|-------|
| Power Sup             | Power Supply Characteristics          |                                                         |   |      |      |      |       |
| V <sub>IN</sub>       | Input voltage range                   | V <sub>CC</sub> regulating                              | • | 5    |      | 40   | V     |
|                       |                                       | Not switching, $V_{IN} = 24V$ , $V_{FB} = 0.7V$         | • |      | 0.7  | 2    | mA    |
| I <sub>VIN</sub>      | V <sub>IN</sub> supply current        | f = 500kHz, $R_{ON}$ = 124k $\Omega$ , $V_{FB}$ = 0.58V |   |      | 10   |      | mA    |
| I <sub>OFF</sub>      | Shutdown current                      | Enable = 0V, $P_{VIN} = V_{IN} = 24V$                   |   |      | 1    |      | μA    |
| Enable and            | d Undervoltage Lock-Out (UVLO)        | )                                                       |   |      |      |      |       |
| V <sub>IH_EN_1</sub>  | EN pin rising threshold               |                                                         | • | 1.8  | 1.9  | 2.0  | V     |
| V <sub>EN_HYS_1</sub> | EN pin hysteresis                     |                                                         |   |      | 70   |      | mV    |
| V <sub>IH_EN_2</sub>  | EN pin rising threshold for DCM / CCM |                                                         | • | 2.8  | 3.0  | 3.1  | V     |
| V <sub>EN_HYS_2</sub> | EN pin hysteresis                     |                                                         |   |      | 110  |      | mV    |
|                       | V <sub>CC</sub> UVLO start threshold  | Rising edge                                             | • | 4.00 | 4.25 | 4.40 | V     |
|                       | V <sub>CC</sub> UVLO hysteresis       |                                                         | • |      | 195  |      | mV    |

## **Electrical Characteristics (Continued)**

 $T_J = 25^{\circ}C$ ,  $V_{IN} = 24V$ , BST =  $V_{CC}$ , SW = AGND = PGND = 0V,  $C_{VCC} = 4.7\mu$ F, unless otherwise specified. Limits applying over the full operating temperature range are denoted by a •.

| Symbol                | Parameter                      | Conditions                                                          | • | Min   | Тур   | Max   | Units |
|-----------------------|--------------------------------|---------------------------------------------------------------------|---|-------|-------|-------|-------|
| Reference             | Voltage                        |                                                                     | _ |       |       |       |       |
| V                     | Deference veltage              |                                                                     |   | 0.596 | 0.600 | 0.604 | V     |
| V <sub>REF</sub>      | Reference voltage              | $V_{IN} = 5V$ to 40V, $V_{CC}$ regulating                           | • | 0.594 | 0.600 | 0.606 | V     |
|                       | DC load regulation             | CCM operation, closed loop, applies to                              |   |       | ±0.2  |       | %     |
|                       | DC line regulation             | any C <sub>OUT</sub>                                                |   |       | ±0.1  |       | %     |
| Programm              | nable Constant On-Time         |                                                                     |   |       |       |       |       |
| T <sub>ON(MIN)</sub>  | Minimum programmable on-time   | $R_{ON} = 14k\Omega, V_{IN} = 40V$                                  |   |       | 120   |       | ns    |
| T <sub>ON1</sub>      | On-time 1                      | $R_{ON} = 14k\Omega, V_{IN} = 24V$                                  | • | 180   | 200   | 220   | ns    |
| T <sub>ON2</sub>      | On-time 2                      | $R_{ON} = 35.7 k\Omega, V_{IN} = 24 V$                              | • | 420   | 470   | 520   | ns    |
|                       | On-time 2 frequency            | $R_{ON} = 35.7 k\Omega, V_{IN} = 24V, V_{OUT} = 5.0V, I_{OUT} = 6A$ |   | 425   | 470   | 525   | kHz   |
| T <sub>OFF(MIN)</sub> | Minimum off-time               |                                                                     | • |       | 250   | 350   | ns    |
| Diode Em              | ulation Mode                   |                                                                     |   |       |       |       |       |
|                       | Zero crossing threshold        | DC value measured during test                                       |   |       | -2    |       | mV    |
| Soft-Start            |                                |                                                                     |   |       |       |       |       |
|                       | SS charge current              |                                                                     | • | -14   | -10   | -6    | μA    |
|                       | SS discharge current           | Fault present                                                       | • | 1     |       |       | mA    |
| V <sub>CC</sub> Linea | r Regulator                    |                                                                     |   |       |       |       |       |
|                       |                                | $V_{IN} = 6V$ to 40V, $I_{LOAD} = 0$ to 30mA                        | • | 4.8   | 5.0   | 5.2   | v     |
|                       | V <sub>CC</sub> output voltage | $V_{IN} = 5V$ , $I_{LOAD} = 0$ to 20mA                              | • | 4.51  | 4.8   |       | V     |
| Power Go              | od Output                      |                                                                     |   |       |       |       |       |
|                       | Power Good threshold           |                                                                     |   | -10   | -7    | -5    | %     |
|                       | Power Good hysteresis          |                                                                     |   |       | 1.5   | 4     | %     |
|                       | Power Good sink current        |                                                                     |   | 1     |       |       | mA    |

## **Electrical Characteristics (Continued)**

 $T_J = 25^{\circ}C$ ,  $V_{IN} = 24V$ , BST =  $V_{CC}$ , SW = AGND = PGND = 0V,  $C_{VCC} = 4.7\mu$ F, unless otherwise specified. Limits applying over the full operating temperature range are denoted by a •.

| Symbol            | Parameter                                        | Conditions                                                                        | • | Min  | Тур  | Max  | Units |
|-------------------|--------------------------------------------------|-----------------------------------------------------------------------------------|---|------|------|------|-------|
| Protectio         | n: OCP, OTP, Short-Circuit                       |                                                                                   |   |      |      |      |       |
|                   | Hiccup timeout                                   |                                                                                   |   |      | 110  |      | ms    |
|                   | I <sub>LIM</sub> / R <sub>DS</sub>               |                                                                                   |   | 2.40 | 2.85 | 3.20 | μA/mΩ |
|                   | I <sub>LIM</sub> current temperature coefficient |                                                                                   |   |      | 0.4  |      | %/°C  |
|                   | I <sub>LIM</sub> comparator offset               |                                                                                   | • | -8   | 0    | 8    | mV    |
|                   | Current limit blanking                           | GL rising > 1V                                                                    |   |      | 100  |      | ns    |
|                   | Thermal shutdown threshold                       | Rising temperature                                                                |   |      | 150  |      | °C    |
|                   | Thermal hysteresis                               |                                                                                   |   |      | 15   |      | °C    |
|                   | Feedback pin short-circuit threshold             | Percent of V <sub>REF</sub> , short circuit is active.<br>After PGOOD is asserted | • | 50   | 60   | 70   | %     |
| Output P          | ower Stage                                       |                                                                                   |   |      |      |      |       |
| D                 | High-side MOSFET R <sub>DSON</sub>               |                                                                                   |   |      | 41   | 59   | mΩ    |
| R <sub>DSON</sub> | Low-side MOSFET R <sub>DSON</sub>                | I <sub>DS</sub> = 2A                                                              |   |      | 17.6 | 21.5 | mΩ    |
| I <sub>OUT</sub>  | Maximum output current                           |                                                                                   | • | 6    |      |      | A     |
| L                 | Output inductance                                |                                                                                   |   | 1.8  | 2.2  | 2.6  | μH    |
| C <sub>IN</sub>   | Input capacitance                                |                                                                                   |   |      | 1    |      | μF    |
| C <sub>BST</sub>  | Bootstrap capacitance                            |                                                                                   |   |      | 0.1  |      | μF    |

## **Pin Configuration**



## **Pin Functions**

| Pin Number                 | Pin Name | Туре  | Description                                                                                                                                                                                                                                             |  |
|----------------------------|----------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1                          | SS       | A     | Soft-start pin. Connect an external capacitor between SS and AGND to program the soft-start rate based on the $10\mu$ A internal source current.                                                                                                        |  |
| 2                          | PGOOD    | OD, O | Power-good output. This open-drain output is pulled low when V <sub>OUT</sub> is outside the regulation.                                                                                                                                                |  |
| 3                          | FB       | А     | Feedback input to feedback comparator. Connect with a set of resistors to VOUT and AGND in order to program V <sub>OUT</sub> .                                                                                                                          |  |
| 4, 5, 69, 70,<br>AGND Pad  | AGND     | А     | Analog ground. Control circuitry of the IC is referenced to this pin. Connect to PGND.                                                                                                                                                                  |  |
| 6                          | VIN      | PWR   | IC supply input. Provides power to the internal LDO. Connect to PVIN pins.                                                                                                                                                                              |  |
| 7                          | VCC      | PWR   | The output of LDO. Bypass with a 4.7µF capacitor to AGND.                                                                                                                                                                                               |  |
| 8                          | PGND     | PWR   | Controller low-side driver ground. Connect with a short trace to the closest PGND pins or PGND pad.                                                                                                                                                     |  |
| 13-23, 51-56,<br>PGND Pads | PGND     | PWR   | Ground of the power stage. Should be connected to the system's power ground plane.                                                                                                                                                                      |  |
| 9-12, 24-30,<br>SW Pad     | SW       | PWR   | Switching node. It internally connects the source of the high-side FET, the drain of the low-side FET, the inductor and bootstrap capacitor. Use thermal vias and / or sufficient PCB land area in order to heatsink the low-side FET and the inductor. |  |
| 31-50,<br>VOUT Pad         | VOUT     | PWR   | Output of the power stage. Place the output filter capacitors as close as possible to these pins.                                                                                                                                                       |  |
| 58-65,<br>PVIN Pad         | PVIN     | PWR   | Power stage input voltage. Place the input filter capacitors as close as possible to these pins.                                                                                                                                                        |  |
| 66, 67,<br>BST Pad         | BST      | A     | Controller high-side driver supply pin. It is internally connected to SW via a 0.1µF bootstrap capacitor. Leave these pins floating.                                                                                                                    |  |
| 68                         | ILIM     | А     | Overcurrent protection programming. Connect with a short trace to the SW pins.                                                                                                                                                                          |  |
| 71                         | EN/MODE  | I     | Precision enable pin. Pulling this pin above 1.9V will turn the IC on and it will operate in Forced CCM. If t voltage is raised above 3.0V, then the IC will operate in DCM or CCM depending on load.                                                   |  |
| 72                         | TON      | A     | Constant on-time programming pin. Connect with a resistor to AGND.                                                                                                                                                                                      |  |

#### NOTE:

A = Analog, I = Input, O = Output, OD = Open Drain, PWR = Power.



## **Typical Performance Characteristics**

 $T_A = 25^{\circ}C$ ,  $V_{IN} = 24V$ ,  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 6A$ , f = 500kHz, unless otherwise specified. The schematic is shown in Figure 27.







MAXLINEAR

## **Typical Performance Characteristics (Continued)**

 $T_A = 25^{\circ}C$ ,  $V_{IN} = 24V$ ,  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 6A$ , f = 500kHz, unless otherwise specified. The schematic is shown in Figure 27.



MAXLINEAR

0.5 0.0

0.5

1.0

1.5

2.0

2.5

V<sub>OUT</sub> (V) Figure 13. Inductor Current Ripple vs. V<sub>OUT</sub>

3.0

3.5

4.0

4.5

5.0

## **Typical Performance Characteristics (Continued)**

 $T_A = 25^{\circ}C$ ,  $V_{IN} = 24V$ ,  $V_{OUT} = 3.3V$ ,  $I_{OUT} = 6A$ , f = 500kHz, unless otherwise specified. The schematic is shown in Figure 27.





MAXLINEAR

**I**0UT

200mV % Bw

Ch3

Di/Dt = 2.5A/us

td/sq008

M 20.0µs 1.25GS/s A Ch3 / 128mV

20 us/div

Figure 18. Load Step, CCM, 0A-3A-0A

20.0V 2.0A Ω <sup>B</sup>W

Ch2 Ch4

## **Typical Performance Characteristics (Continued)**

### Efficiency and Package Thermal Derating

 $T_A = 25^{\circ}C$ , no airflow, f = 500kHz, unless otherwise specified. The schematic is shown in Figure 27.



 $V_{IN} = 24V$ 

## **Functional Block Diagram**



Figure 24. Functional Block Diagram



## **Applications Information**

### **Functional Description**

XR79206 is a synchronous step-down, proprietary emulated current-mode Constant On-Time (COT) module. The on-time, which is programmed via  $R_{ON}$ , is inversely proportional to  $V_{IN}$  and maintains a nearly constant frequency. The emulated current-mode control is stable with ceramic output capacitors.

Each switching cycle begins with the GH signal turning on the high-side (switching) FET for a preprogrammed time. At the end of the on-time, the high-side FET is turned off and the low-side (synchronous) FET is turned on for a preset minimum time (250ns nominal). This parameter is termed Minimum Off-Time. After the Minimum Off-Time, the voltage at the feedback pin FB is compared to an internal voltage ramp at the feedback comparator. When V<sub>FB</sub> drops below the ramp voltage, the high-side FET is turned on and the cycle repeats. This voltage ramp constitutes an emulated current ramp and makes possible the use of ceramic capacitors, in addition to other capacitor types, for output filtering.

### Enable / Mode Input (EN/MODE)

EN/MODE pin accepts a tri-level signal that is used to control turn on and turn off. It also selects between two modes of operation: forced CCM and DCM / CCM. If EN/MODE is pulled below 1.8V, the module shuts down. A voltage between 2.0V and 2.8V selects the forced CCM mode, which will run the module in continuous conduction at all times. A voltage higher than 3.1V selects the DCM/CCM mode, which will run the module in discontinuous conduction at light loads.

### Selecting the Forced CCM Mode

In order to set the module to operate in forced CCM, a voltage between 2.0V and 2.8V must be applied to EN/MODE. This can be achieved with an external control signal that meets the above voltage requirement. Where an external control is not available, the EN/MODE can be derived from V<sub>IN</sub>. If V<sub>IN</sub> is well regulated, use a resistor divider and set the voltage to 2.5V. If V<sub>IN</sub> varies over a wide range, the circuit shown in Figure 25 can be used to generate the required voltage. Note that at V<sub>IN</sub> of 5.0V and 40V, the nominal Zener voltage is 4.0V and 5.0V respectively. Therefore for V<sub>IN</sub> in the range of 5.0V to 40V, the circuit shown in Figure 25 will generate the V<sub>EN</sub> required for forced CCM.

### Selecting the DCM/CCM Mode

In order to set the module operation to DCM / CCM, a voltage between 3.1V and 5.5V must be applied to the EN/MODE pin. If an external control signal is available, it can be directly connected to EN/MODE. In applications where an external control is not available, the EN/MODE input can be derived from V<sub>IN</sub>. If V<sub>IN</sub> is well regulated, use a resistor divider and set the voltage to 4V. If V<sub>IN</sub> varies over a wide range, the circuit shown in Figure 26 can be used to generate the required voltage for DCM / CCM operation.



Forced CCM, wide VIN range

# Figure 25. Selecting Forced CCM by Deriving EN/MODE from V<sub>IN</sub>



DCM/CCM, wide VIN range

Figure 26. Selecting DCM/CCM by Deriving EN/MODE from V<sub>IN</sub>



## **Applications Information (Continued)**

### Programming the On-Time

The on-time  $t_{ON}$  is programmed via resistor  $R_{ON}$  according to following equation:

$$R_{ON} = \frac{V_{IN} \times [t_{ON} - (2.5 \times 10^{-8})]}{2.95 \times 10^{-10}}$$

A graph of  $t_{ON}$  vs.  $R_{ON}$ , using the above equation, is compared to typical test data in Figure 5. The graph shows that calculated data matches typical test data within 3%.

The  $t_{\rm ON}$  corresponding to a particular set of operating conditions can be calculated based on empirical data from:

$$t_{ON} = \frac{V_{OUT}}{V_{IN} \times 1.06 \text{ x f} \times \text{Eff.}}$$

Where:

- f is the desired switching frequency at nominal I<sub>OUT</sub>
- Eff. is the converter efficiency corresponding to nominal I<sub>OUT</sub>

Substituting for t<sub>ON</sub> in the first equation we get:

$$R_{ON} = \frac{\left(\frac{V_{OUT}}{1.06 \text{ x f} \times \text{Eff.}}\right) - [(2.5 \times 10^{-8}) \times \text{V}_{\text{IN}}]}{(2.95 \times 10^{-10})}$$

Now R<sub>ON</sub> can be calculated in terms of operating conditions V<sub>IN</sub>, V<sub>OUT</sub>, f and Eff. using the above equation. At V<sub>IN</sub> = 24V, f = 500kHz, I<sub>OUT</sub> = 6A and using the efficiency numbers from Figure 22 we get the following R<sub>ON</sub>:

| V <sub>OUT</sub> (V) | Eff. (%) | f (kHZ) | R <sub>ON</sub> (kΩ) |
|----------------------|----------|---------|----------------------|
| 12.0                 | 94       | 700     | 56.3                 |
| 5.0                  | 90       | 500     | 33.5                 |
| 3.3                  | 87       | 500     | 22.2                 |
| 1.8                  | 80       | 500     | 12.4                 |

### **Overcurrent Protection (OCP)**

If the load current exceeds the programmed overcurrent threshold  $I_{OCP}$  for four consecutive switching cycles, the module enters the hiccup mode of operation. In hiccup mode the MOSFET gates are turned off for 110ms (hiccup timeout). Following the hiccup timeout, a soft-start is attempted. If OCP persists, the hiccup timeout will repeat. The module will remain in hiccup mode until load current is reduced below the programmed  $I_{OCP}$ . In order to program overcurrent protection, use the following equation:

$$\mathsf{R}_{LIM} = \left[ \frac{(\mathsf{IOCP} + (0.5 \times \Delta \mathsf{I}_L))}{\left(\frac{-\mathsf{I}_{LIM}}{\mathsf{R}_{DS}}\right)} \right] + 0.16 \mathrm{k}\Omega$$

Where:

- $\blacksquare$  R<sub>LIM</sub> is the resistor value in k $\Omega$  for programming I\_OCP
- I<sub>OCP</sub> is the overcurrent value to be programmed
- ΔI<sub>L</sub> is the peak-to-peak inductor current ripple
- I<sub>LIM</sub> / R<sub>DS</sub> = 2.4µA/mΩ is the minimum value of the parameter specified in the tabulated data
- 0.16kΩ accounts for OCP comparator offset

The above equation is for worst-case analysis and safeguards against premature OCP. The typical value of  $I_{OCP}$  for a given  $R_{LIM}$  will be higher than that predicted by the above equation. A graph of calculated  $I_{OCP}$  vs.  $R_{LIM}$  is compared to typical  $I_{OCP}$  in Figure 9.

### Short-Circuit Protection (SCP)

If the output voltage drops below 60% of its programmed value, the module will enter hiccup mode. Hiccup will persist until the short-circuit is removed. The SCP circuit becomes active after PGOOD asserts high.

### **Over Temperature Protection (OTP)**

OTP triggers at a nominal controller temperature of 150°C. The gates of the switching FET and synchronous FET are turned off. When controller temperature cools down to 135°C, soft-start is initiated and operation resumes.

## **Applications Information (Continued)**

### Programming the Output Voltage

Use an external voltage divider as shown in Figure 27 to program the output voltage  $V_{\mbox{OUT}}.$ 

$$R_{FB1} = R_{FB2} \times \left( \frac{V_{OUT}}{0.6V} - 1 \right)$$

Where  $R_{FB2}$  has a nominal value of  $2k\Omega$ .

### Programming the Soft-Start

Place a capacitor  $C_{SS}$  between the SS and AGND pins to program the soft-start. In order to program a soft-start time of  $t_{SS}$ , calculate the required capacitance  $C_{SS}$  from the following equation:

$$C_{SS} = t_{SS} \times \frac{10 \mu A}{0.6 V}$$

### Feed-Forward Capacitor (C<sub>FF</sub>)

The feed-forward capacitor  $C_{FF}$  is used to set the necessary phase margin when using ceramic output capacitors. Calculate  $C_{FF}$  from the following equation:

$$CFF = \frac{1}{2 \times \pi \times RFB1 \times 5 \times fLC}$$

Where  $f_{\mbox{\scriptsize LC}},$  the output filter double-pole frequency is calculated from:

$$f_{LC} = \frac{1}{2 \times \pi \times \sqrt{L \times C_{OUT}}}$$

You must use the manufacturer's DC derating curves to determine the effective capacitance corresponding to  $V_{OUT}$ . A load step test and / or a loop frequency response test should be performed, and if necessary  $C_{FF}$  can be adjusted in order to get a critically damped transient load response.

In certain conditions an alternate compensation scheme may need to be employed using ripple injection from the inductor. An application note is being developed to provide more information about this compensation scheme.

### Feed-Forward Resistor (R<sub>FF</sub>)

 $R_{FF}$ , in conjunction with  $C_{FF}$ , functions similar to a high frequency pole and adds gain margin to the frequency response. Calculate  $R_{FF}$  from:

$$R_{FF} = \frac{1}{2 \times \pi \times f \times C_{FF}}$$

Where f is the switching frequency.

If  $R_{FF} > 0.02 \text{ x R1}$  then calculate  $R_{FF}$  value from  $R_{FF} = 0.02 \text{ x R1}$ .

### Maximum Allowable Voltage Ripple at FB Pin

Note that the steady-state voltage ripple at feedback pin FB ( $V_{FB,RIPPLE}$ ) must not exceed 50mV in order for the module to function correctly. If  $V_{FB,RIPPLE}$  is larger than 50mV, then  $C_{OUT}$  should be increased as necessary in order to keep the  $V_{FB,RIPPLE}$  below 50mV.



## **Applications Information (Continued)**

## **Typical Application Circuit**



Figure 27. Application Circuit



## **Mechanical Dimensions**



TERMINAL DETAILS

Drawing No.: POD-00000099 Revision: C

MAXLINEAR

## **Recommended Land Pattern and Stencil**



TYPICAL RECOMMENDED STENCIL

NDTE : ALL DIMENSIONS ARE IN MILLIMETERS, ANGLES ARE IN DEGREES.

Drawing No.: POD-00000099 Revision: C



## Ordering Information<sup>(1)</sup>

| Part Number | Operating Temperature Range    | Package                          | Packaging Method | Lead-Free          |  |
|-------------|--------------------------------|----------------------------------|------------------|--------------------|--|
| XR79206EL-F | -40°C ≤ T <sub>J</sub> ≤ 125°C | 10mm x 10mm x 4mm<br>QFN package | Tray             | Yes <sup>(2)</sup> |  |
| XR79206EVB  | XR79206 evaluation board       |                                  |                  |                    |  |

#### NOTES:

1. Refer to <u>www.maxlinear.com/XR79206</u> for most up-to-date Ordering Information 2. Visit <u>www.maxlinear.com</u> for additional information on Environmental Rating.

## **Revision History**

| Revision | Date       | Description                                                                                                                                                                                                              |
|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1B       | 03/04/2016 | Initial Release                                                                                                                                                                                                          |
| 1C       | 06/15/2018 | Update to MaxLInear logo. Update format, update Ordering Information format. Added Revision History.                                                                                                                     |
| 1D       | 11/04/2019 | Correct block diagram by changing the input gate that connects to the Hiccup Mode block from an AND gate to an OR gate and spacing the inverting latch output from the Short-Circuit Detection op amp output connection. |



**Corporate Headquarters:** 5966 La Place Court Suite 100 Carlsbad, CA 92008 Tel.:+1 (760) 692-0711 Fax: +1 (760) 444-8598 www.maxlinear.com

The content of this document is furnished for informational use only, is subject to change without notice, and should not be construed as a commitment by MaxLinear, Inc. MaxLinear, Inc. assumes no responsibility or liability for any errors or inaccuracies that may appear in the informational content contained in this guide. Complying with all applicable copyright laws is the responsibility of the user. Without limiting the rights under copyright, no part of this document may be reproduced into, stored into, a retrieval system, or transmitted in any form or by any means (electronic, mechanical, photocopying, recording, or otherwise), or for any purpose, without the express written permission of MaxLinear, Inc.

Maxlinear, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless MaxLinear, Inc. receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of MaxLinear, Inc. is adequately protected under the circumstances.

MaxLinear, Inc. may have patents, patent applications, trademarks, copyrights, or other intellectual property rights covering subject matter in this document. Except as expressly provided in any written license agreement from MaxLinear, Inc., the furnishing of this document does not give you any license to these patents, trademarks, copyrights, or other intellectual property.

MaxLinear, the MaxLinear logo, and any MaxLinear trademarks, MxL, Full-Spectrum Capture, FSC, G.now, AirPHY and the MaxLinear logo are all on the products sold, are all trademarks of MaxLinear, Inc. or one of MaxLinear's subsidiaries in the U.S.A. and other countries. All rights reserved. Other company trademarks and product names appearing herein are the property of their respective owners.

 $\ensuremath{\mathbb{C}}$  2016 - 2019 MaxLinear, Inc. All rights reserved