XR20M1280

I2C/SPI UART with 128-Byte FIFO and Integrated Level Shifters
Order Now

Overview

Information I2C/SPI UART with 128-Byte FIFO and Integrated Level Shifters
Data Bus Interface I2C/SPI
# of Channels 1
Max Data Rate 3.3V (Mbps) 24
Max Data Rate 2.5V (Mbps) 16
Max Data Rate 1.8V (Mbps) 10
Tx/Rx FIFO (Bytes) 128/128
FIFO Level Counters
Program. Trigger Levels
Auto Flow Control
Auto RS-485 Half-Duplex Control
Multidrop (9-bit) Mode
Fractional Baud Rate Generator
Power Down Mode
Integrated Level Shifters
5V Tolerant Inputs
Supply Voltage Range VCC (V) 1.62 to 3.63
No. of GPIOs 4;QFN-24,8;QFN-32
Max UART/GPIO Input Voltage (V) 5.5
Max UART/GPIO Output Voltage (V) 1.62-3.63
Temperature Range (°C) -40 to 85
Package QFN-24, QFN-32
Show more

The XR20M1280¹ (M1280) is a single-channel I2C/SPI Universal Asynchronous Receiver and Transmitter (UART) with integrated level shifters and 128 bytes of transmit and receive FIFOs.

For flexibility in a mixed voltage environment, the M1280 has 4 VCC pins. There is a VCC pin for the core, a VCC pin for the UART signals, a VCC pin for the CPU interface signals and a VCC pin for the GPIO signals. The VCC pins for the UART, GPIO and I2C/SPI interface signals allow for the M1280 to interface with devices operating at different voltage levels eliminating the need for external voltage level shifters. The VCC core voltage helps to lower the overall power consumption for applications that use slower data rates.

The Auto RS-485 Half-Duplex Direction control feature simplifies both the hardware and software for half-duplex RS-485 applications. In addition, the Multidrop mode with Auto Address detection and Address Byte Control features increase the performance by simplifying the software routines.

The Independent TX/RX Baud Rate Generator feature allows the transmitter and receiver to operate at different baud rates. In addition, the Fractional Baud Rate Generator feature provides flexibility for crystal/clock frequencies for generating standard and non-standard baud rates.

The M1280 has programmable transmit and receive FIFO trigger levels, automatic hardware and software flow control, and data rates of up to 24 Mbps. Power consumption of the M1280 can be minimized by enabling the sleep mode.

The M1280 has a 16550 compatible register set that provide users with operating status and control, receiver error indications, and modem serial interface controls. An internal loopback capability allows onboard diagnostics. The M1280 has a selectable I2C/SPI bus interface.

NOTE: ¹Covered by U.S. Patent #5,649,122.

  • Integrated Level Shifters on CPU interface, UART and GPIO signals
  • Selectable I2C/SPI bus interface
  • 26MHz maximum SPI clock
  • 24Mbps maximum UART data rate
  • Up to 16 GPIOs
  • 128-Bytes TX and RX FIFOs
  • Programmable TX/RX trigger levels
  • TX/RX FIFO Level Counters
  • Independent TX/RX Baud Rate Generator
  • Fractional Baud Rate Generator
  • Auto RTS/CTS Hardware Flow Control
  • Auto XON/XOFF Software Flow Control
  • Auto RS-485 Half-Duplex Direction Control
  • Multidrop mode w/ Auto Address Detect (RX)
  • Multidrop mode w/ Address Byte Control (TX)
  • Sleep Mode with Automatic Wake-up
  • Infrared (IrDA 1.0 and 1.1) mode
  • 1.62V to 3.63V supply operation
  • Crystal oscillator or external clock input
  • 5V tolerant inputs

  • Personal Digital Assistants (PDAs)
  • Cellular Phones/Data Devices
  • Battery-Operated Devices
  • Global Positioning System (GPS)
  • Bluetooth


Documentation & Design Tools

Type Title Version Date File Size
Data Sheets XR20M1280 I2C/SPI UART with 128-Byte FIFO and Integrated Level Shifters 1.0.1 July 2021 2.3 MB
Application Notes DAN-190, MaxLinear UARTs in RS-485 Applications R01 July 2023 2.4 MB
User Guides & Manuals XR20M1280 Evaluation Board User's Manual 1.0.0 December 2010 243 KB
Product Flyers I2C/SPI UART with 128-Byte FIFO and Integrated Level Shifters 1.0.0 November 2010 376.6 KB
Schematics & Design Files XR20M1280 Eval Board Gerber Files REV 1 February 2019 224.5 KB
Schematics & Design Files XR20M1280 Eval Board Layout REV 1 February 2019 2.8 MB
Schematics & Design Files Evaluation Board Schematic 1.0.0 February 2012 167.9 KB
Product Brochures Interface Brochure November 2023 3.7 MB
Software: Drivers Linux 3.x.x 1.1.0 June 2022 24.2 KB
Register for a myMxL account or Login to myMxL to view all Technical Documentation & Design Tools.

Quality & RoHS

Part Number RoHS | Exempt RoHS Halogen Free REACH TSCA MSL Rating / Peak Reflow Package
XR20M1280IL32-F N Y Y Y Y L2 / 260ᵒC QFN32 5x5 OPT3
XR20M1280IL24-F N Y Y Y Y L2 / 260ᵒC QFN24 4x4 OPT1
XR20M1280IL24TR-F N Y Y Y Y L2 / 260ᵒC QFN24 4x4 OPT1

Click on the links above to download the Certificate of Non-Use of Hazardous Substances.

Additional Quality Documentation may be available, please Contact Support.

Parts & Purchasing

Part Number Pkg Code Min Temp Max Temp Status Suggested Replacement Buy Now Order Samples PDN
XR20M1280IL24-F QFN24 4x4 OPT1 -40 85 Active Order
XR20M1280IL24TR-F QFN24 4x4 OPT1 -40 85 Active Order
XR20M1280IL32-F QFN32 5x5 OPT3 -40 85 Active Order
XR20M1280IL32TR-F QFN32 5x5 OPT3 -40 85 OBS XR20M1280IL32-F
XR20M1280IL40-F QFN40 6x6 OPT3 -40 85 OBS XR20M1280IL32-F
XR20M1280IL40TR-F QFN40 6x6 OPT3 -40 85 OBS XR20M1280IL32-F
XR20M1280L24-0A-EB Board Active
XR20M1280L24-0B-EB Board Active
XR20M1280L32-0A-EB Board Active
XR20M1280L32-0B-EB Board Active
Show obsolete parts
Part Status Legend
Active - the part is released for sale, standard product.
EOL (End of Life) - the part is no longer being manufactured, there may or may not be inventory still in stock.
CF (Contact Factory) - the part is still active but customers should check with the factory for availability. Longer lead-times may apply.
PRE (Pre-introduction) - the part has not been introduced or the part number is an early version available for sample only.
OBS (Obsolete) - the part is no longer being manufactured and may not be ordered.
NRND (Not Recommended for New Designs) - the part is not recommended for new designs.

Packaging

Pkg Code Details Quantities Dimensions PDF
QFN24 4x4 OPT1
  • JEDEC Reference: MO-220
  • MSL Pb-Free: L2 @ 260
  • MSL SnPb Eutectic: n/a
  • ThetaJA: 39.2
  • Bulk Pack Style: Tray
  • Quantity per Bulk Pack: 490
  • Quantity per Reel: 3000
  • Quantity per Tube: n/a
  • Quantity per Tray: 490
  • Reel Size (Dia. x Width x Pitch): 330 x 12 x 8
  • Tape & Reel Unit Orientation: Quadrant 1
  • Dimensions: mm
  • Length: 4.0
  • Width: 4.0
  • Thickness: 1.00
  • Lead Pitch: 0.5
QFN32 5x5 OPT3
  • JEDEC Reference:
  • MSL Pb-Free: L2 @ 260ºC
  • MSL SnPb Eutectic:
  • ThetaJA: 30
  • Bulk Pack Style: Tray
  • Quantity per Bulk Pack: 490
  • Quantity per Reel: 3000
  • Quantity per Tube: n/a
  • Quantity per Tray: 490
  • Reel Size (Dia. x Width x Pitch): 330 x 12 x 8
  • Tape & Reel Unit Orientation: Quadrant 1
  • Dimensions: mm
  • Length: 5
  • Width: 5
  • Thickness: 1.00
  • Lead Pitch: 0.5
QFN40 6x6 OPT3
  • JEDEC Reference:
  • MSL Pb-Free: L3 @ 260ºC
  • MSL SnPb Eutectic:
  • ThetaJA: 32.3ºC/W
  • Bulk Pack Style: Tray
  • Quantity per Bulk Pack: 490
  • Quantity per Reel: 3000
  • Quantity per Tube: n/a
  • Quantity per Tray: 490
  • Reel Size (Dia. x Width x Pitch): 330 x 16 x 12
  • Tape & Reel Unit Orientation: Quadrant 1
  • Dimensions: mm
  • Length: 6.0
  • Width: 6.0
  • Thickness: 1.0
  • Lead Pitch: 0.5

Notifications

Distribution Date Description File
01/31/2022 To increase manufacturing capacity, MaxLinear has qualified UTL3 extension site as an alternate assembly site together with UTL1 for QFN and DFN products.
07/11/2017 Product Discontinuation Notification
01/27/2017 Qualification of alternate assembly subcon, ANST, China.
04/02/2014 Qualified UTAC Thailand for assembly using copper wire or gold wire bonding assembly, in addition to the current qualified gold wire bonding assembly sites, Unisem Batam and UTAC China. Material change and alternate assembly site.
08/10/2011 Material change and a new assembly & test supplier (ASE, Kunshan). Business consolidation.

FAQs & Support

Search our list of FAQs for answers to common technical questions.
For material content, environmental, quality and reliability questions review the Quality tab or visit our Quality page.
For ordering information and general customer service visit our Contact Us page.

Submit a Technical Support Question As a New Question

For some UARTs, Microsoft certified drivers are available for Windows Operating System and can be downloaded via Windows Update. These drivers and others, including for Linux and other Operating Systems can be found by visiting https://www.exar.com/design-tools/software-drivers Please note Software Driver Use Terms.

 

 
You can also get to this link by going to the exar.com website, clicking on Support (in black bar near top of page), then click on Design Tools, then under Evaluation Hardware and Software (towards right of page) click on Software Drivers.
 
 

Click on the version link under Driver Version of the desired type of UART, part number and operating system. A zip file is downloaded which contains a ReadMe file with instructions.

Links to datasheets and product family pages are in the software driver table for easy reference. 

Typically, this device will be used in an application with a microcontroller that has either an SPI or I2C interface. There should already be some sample code for communicating with a device on the I2C or SPI bus. The microcontroller will just need to provide the appropriate address or CS# to communicate with the I2C/SPI UART.

There is a pin to select between the I2C and the SPI mode. The pin is connected to VCC to select the I2C mode and connected to GND to select the SPI mode.

By default, the GPIOs are in the input state so they must be connected to VCC or GND, or they must be set as outputs after power-up. If they are set as outputs after power-up, then there will be extra current as the GPIOs are floating.

Our evaluation boards have the UART, a transceiver (RS-232, RS-485/422 or IR), a connector for the transceiver, and some test points for either the I2C or the SPI signals to interface directly with a microcontroller with an I2C or an SPI interface.

LSR bit-6 is a superset of LSR bit-5. The transmitter consists of a TX FIFO (or THR only when FIFOs are not enabled) and a Transmit Shift Register (TSR). When LSR bit-5 is set, it indicates that the TX FIFO (or THR) is empty, however there may be data in the TSR. When LSR bit-6 is set, it indicates that the transmitter (TX FIFO + TSR) is completely empty.

You can tell by reading LSR bit-5 or bit-6. If they are '0', then the transmit interrupt was generated by the trigger level. If they are '1', then the transmit interrupt was generated by the TX FIFO becoming empty. For enhanced UARTs, you can just read the FIFO level counters.

An RX Data Ready interrupt is generated when the number of bytes in the RX FIFO has reached the RX trigger level. An RX Data Timeout interrupt is generated when the RX input has been idle for 4 character + 12 bits time.

For some UARTs, the RX Data Timeout interrupt has a higher priority and in others, the RX Data Ready interrupt has a higher priority. See the interrupt priority section of the datasheet.

The UART requires a clock and a valid baud rate in order to transmit and receive data. Check that there is a clock signal on the XTAL1 input pin. Also, valid divisors need to be written into the DLL and DLM registers. Most UARTs have random (invalid) values upon power-up.

For most UARTs, the interrupt is generated when the data is ready to be read from the RX FIFO. The are some UARTs that generate the interrupt when the character with the error is received. There are some UARTs that have a register bit to select whether the LSR interrupt is generated immediately or delayed until it is ready to be read.

The UART will enter the sleep mode if the following conditions have been satisfied for all channels:
 
-Sleep Mode is enabled
-No interrupts are pending
-TX and RX FIFOs are empty
-RX input pin is idling HIGH (LOW in IR mode)
-Valid values in DLL and DLM registers
-Modem input pins are idle (MSR bits 3-0=0x0)
 
See AN204, UART Sleep Mode for more information on UART Sleep Mode

The UART will wake-up from sleep mode by any of the following conditions on any channel:
 
-Sleep mode is disabled
-Interrupt is generated
-Data is written into THR
-There is activity on the RX input pin
-There is activity on the modem input pins
 
If the sleep mode is still enabled and all wake-up conditions have been cleared, it will return to the sleep mode.
 
See AN204, UART Sleep Mode for more information on UART Sleep Mode 

There will be no activity on the XTAL2 output.
 
See AN204, UART Sleep Mode for more information on UART Sleep Mode 

For any UART that has the wake-up indicator interrupt, an interrupt will be generated when the UART wakes up even if no other interrupts are enabled.
 
See AN204, UART Sleep Mode for more information on UART Sleep Mode 

No, Auto RTS and Auto CTS are independent. Auto RTS is toggled by the UART receiver. Auto CTS is monitored by the UART Transmitter.

No, Auto RTS and Auto CTS will work normally without the interrupts enabled.

No, software flow control characters are not loaded into the RX FIFO.

Since 2-character software flow control requires that 2 consecutive flow control characters match before data transmission is stopped or resumes, there is less of a chance that data transmission is stopped because one data byte matched a control character.

Auto RS485 Half-Duplex Control feature overrides the Auto RTS flow control feature if both features use the RTS# output pin. Both features can only be used simultaneously if the Auto RS485 control output is not the RTS# output. For some UARTs, the Auto RS485 control output is not the RTS# output.

The polarity of the RS485 control output varies from one UART to another. For some UARTs, an inverter may be required. Some of the newer UARTs have register bits that can change that polarity of the RS485 control output.

In the normal mode, the TX interrupt is generated when the TX FIFO is empty, and there may still be data in the Transmit Shift Register. In the RS485 mode, the TX interrupt is generated when the TX FIFO and the TSR register are both empty.

It is recommended that the FIFO counters at the Scratchpad Register location be used. When transmitting or receiving data, writing to the LCR register could result in transmit and/or receive data errors.

Due to the dynamic nature of the FIFO counters, it is recommended that the FIFO counter registers be read until consecutive reads return the same value.

All of the UARTs that have the IR mode supports up to 115.2Kbps as specified in IrDA 1.0. The newer I2C/SPI UARTs can support up to 1.152Mbps as specified in IrDA 1.1.

No, it just has to meet the minimum high and low pulse widths.

Find the product page of the part that you want to get an evaluation board for and click on Parts & Purchasing. Example:

 

Find the icons under Buy Now or Order Samples:

 
 

Click on the Buy Now icon and see who has stock and click on the Buy button:

 
 
 

Alternatively, you can click on the Order Samples

 
 

If the icons are missing, then contact Customer Support.

The -F suffix indicates ROHS / Green compliance:
https://www.exar.com/quality-assurance-and-reliability/lead-free-program

Visit the product page for the part you are interested in.  The part's status is listed in the Parts & Purchasing section.  You can also view Product Lifecycle and Obsolescence Information including PDNs (Product Discontinuation Notifications).
 
To visit a product page, type the part into the search window on the top of the MaxLinear website.
 
In this example, we searched for XRA1201.  Visit the product page by clicking the part number or visit the orderable parts list by clicking "Orderable Parts". 
 
 
 

 

  

The Parts & Purchasing section of the product page shows the Status of all orderable part numbers for that product.  Click Show obsolete parts, to see all EOL or OBS products.

 
 
 

 

It depends on the baud rate. For example, for a start bit, 8 data bits, no stop bit and 1 stop bit, the maximum baud rate deviation is 4.76%. For more information, see https://www.exar.com/appnote/dan108.pdf

Please check that all the following conditions are satisfied first.

 

  • no interrupts pending (ISR bit-0 = 1)
  • modem inputs are not toggling (MSR bits 0-3 = 0)
  • RX input pin is idling HIGH • divisor (the value in DLL register) is non-zero
  • TX and RX FIFOs are empty

 

Be sure sleep mode bit has been set to 1. If there are multiple UART channels, the sleep conditions must be true for all channels.

 

See more on Sleep Mode in AN204 UART Sleep Mode.

Yes. Note: some devices do have powersave mode. If UART goes into powersave mode, then the registers are not accessible.

 

See more on Sleep Mode in AN204 UART Sleep Mode.

Read LSR register to check whether the UART receives the data or not.

 

  • If LSR value is 0x60, it means that either UART receiver FIFO doesn’t receive the data or the data in receiver FIFO has been read out before the read of LSR.
  • If LSR value is 0x00, it means data is still in the THR (clock doesn’t oscillate to transmit data).
  • If LSR value is 0xFF, it means either UART is in powersave mode or UART is powered off. For those devices with powersave mode, be sure that UARTS are not in powersave mode.

 

 

See more on Sleep Mode in AN204 UART Sleep Mode.

 

  • Check whether the register set can be accessed.
  • Check whether the crystal is oscillating fully.
  • Check whether the data can be transmitted in internal loopback mode.

 

 

See more on Sleep Mode in AN204 UART Sleep Mode.

Videos

MxL UARTs Auto RS-485 Direction Control

This video describes how the automatic RS-485 half-duplex direction control feature in MaxLinear UARTs reduces driver development and frees up CPU/MCU loading. This feature eliminates the need to monitor the status of the UART’s transmit shift register and automatically switches MaxLinear RS-485 transceivers from the transmit mode to the receive mode. This video summarizes the content in application note DAN-190.